icecube.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <mpc5xxx.h>
  25. #include <pci.h>
  26. #ifndef CFG_RAMBOOT
  27. static long int dram_size(long int *base, long int maxsize)
  28. {
  29. volatile long int *addr;
  30. ulong cnt, val;
  31. ulong save[32]; /* to make test non-destructive */
  32. unsigned char i = 0;
  33. for (cnt = (maxsize / sizeof (long)) >> 1; cnt > 0; cnt >>= 1) {
  34. addr = base + cnt; /* pointer arith! */
  35. save[i++] = *addr;
  36. *addr = ~cnt;
  37. }
  38. /* write 0 to base address */
  39. addr = base;
  40. save[i] = *addr;
  41. *addr = 0;
  42. /* check at base address */
  43. if ((val = *addr) != 0) {
  44. *addr = save[i];
  45. return (0);
  46. }
  47. for (cnt = 1; cnt < maxsize / sizeof (long); cnt <<= 1) {
  48. addr = base + cnt; /* pointer arith! */
  49. val = *addr;
  50. *addr = save[--i];
  51. if (val != (~cnt)) {
  52. return (cnt * sizeof (long));
  53. }
  54. }
  55. return (maxsize);
  56. }
  57. static void sdram_start (int hi_addr)
  58. {
  59. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  60. #ifdef CONFIG_MPC5200_DDR
  61. /* unlock mode register */
  62. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xf05f0f00 | hi_addr_bit;
  63. /* precharge all banks */
  64. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xf05f0f02 | hi_addr_bit;
  65. /* set mode register: extended mode */
  66. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x40090000;
  67. /* set mode register: reset DLL */
  68. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x058d0000;
  69. /* precharge all banks */
  70. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xf05f0f02 | hi_addr_bit;
  71. /* auto refresh */
  72. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xf05f0f04 | hi_addr_bit;
  73. /* set mode register */
  74. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x018d0000;
  75. /* normal operation */
  76. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0x705f0f00 | hi_addr_bit;
  77. #else
  78. /* unlock mode register */
  79. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xd04f0000 | hi_addr_bit;
  80. /* precharge all banks */
  81. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xd04f0002 | hi_addr_bit;
  82. /* set mode register */
  83. #if defined(CONFIG_MPC5200)
  84. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x408d0000;
  85. #elif defined(CONFIG_MGT5100)
  86. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x008d0000;
  87. #endif
  88. /* precharge all banks */
  89. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xd04f0002 | hi_addr_bit;
  90. /* auto refresh */
  91. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xd04f0004 | hi_addr_bit;
  92. /* set mode register */
  93. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x008d0000;
  94. /* normal operation */
  95. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0x504f0000 | hi_addr_bit;
  96. #endif
  97. }
  98. #endif
  99. long int initdram (int board_type)
  100. {
  101. ulong dramsize = 0;
  102. #ifdef CONFIG_MPC5200_DDR
  103. ulong dramsize2 = 0;
  104. #endif
  105. #ifndef CFG_RAMBOOT
  106. ulong test1, test2;
  107. /* configure SDRAM start/end */
  108. #if defined(CONFIG_MPC5200)
  109. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  110. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  111. #ifdef CONFIG_MPC5200_DDR
  112. /* setup config registers */
  113. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = 0x73722930;
  114. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = 0x47770000;
  115. /* set tap delay to 0x10 */
  116. *(vu_long *)MPC5XXX_CDM_PORCFG = 0x10000000;
  117. #else
  118. /* setup config registers */
  119. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = 0xc2233a00;
  120. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = 0x88b70004;
  121. #endif
  122. #elif defined(CONFIG_MGT5100)
  123. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  124. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  125. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  126. /* setup config registers */
  127. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = 0xc2222600;
  128. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = 0x88b70004;
  129. /* address select register */
  130. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = 0x03000000;
  131. #endif
  132. sdram_start(0);
  133. test1 = dram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  134. sdram_start(1);
  135. test2 = dram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  136. if (test1 > test2) {
  137. sdram_start(0);
  138. dramsize = test1;
  139. } else {
  140. dramsize = test2;
  141. }
  142. #if defined(CONFIG_MPC5200)
  143. *(vu_long *)MPC5XXX_SDRAM_CS0CFG =
  144. (0x13 + __builtin_ffs(dramsize >> 20) - 1);
  145. #ifdef CONFIG_MPC5200_DDR
  146. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  147. sdram_start(0);
  148. test1 = dram_size((ulong *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  149. sdram_start(1);
  150. test2 = dram_size((ulong *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  151. if (test1 > test2) {
  152. sdram_start(0);
  153. dramsize2 = test1;
  154. } else {
  155. dramsize2 = test2;
  156. }
  157. *(vu_long *)MPC5XXX_SDRAM_CS1CFG =
  158. dramsize + (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  159. #else
  160. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  161. #endif
  162. #elif defined(CONFIG_MGT5100)
  163. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  164. #endif
  165. #else /* CFG_RAMBOOT */
  166. #ifdef CONFIG_MGT5100
  167. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  168. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  169. #else
  170. dramsize = ((1 << (*(vu_long *)MPC5XXX_SDRAM_CS0CFG - 0x13)) << 20);
  171. #ifdef CONFIG_MPC5200_DDR
  172. dramsize2 = ((1 << (*(vu_long *)MPC5XXX_SDRAM_CS1CFG - 0x13)) << 20);
  173. #endif
  174. #endif
  175. #endif /* CFG_RAMBOOT */
  176. #ifdef CONFIG_MPC5200_DDR
  177. dramsize += dramsize2;
  178. #endif
  179. /* return total ram size */
  180. return dramsize;
  181. }
  182. int checkboard (void)
  183. {
  184. #if defined(CONFIG_MPC5200)
  185. puts ("Board: Motorola MPC5200 (IceCube)\n");
  186. #elif defined(CONFIG_MGT5100)
  187. puts ("Board: Motorola MGT5100 (IceCube)\n");
  188. #endif
  189. return 0;
  190. }
  191. void flash_preinit(void)
  192. {
  193. /*
  194. * Now, when we are in RAM, enable flash write
  195. * access for detection process.
  196. * Note that CS_BOOT cannot be cleared when
  197. * executing in flash.
  198. */
  199. #if defined(CONFIG_MGT5100)
  200. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  201. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  202. #endif
  203. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  204. }
  205. void flash_afterinit(ulong size)
  206. {
  207. if (size == 0x800000) { /* adjust mapping */
  208. *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
  209. START_REG(CFG_BOOTCS_START | size);
  210. *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
  211. STOP_REG(CFG_BOOTCS_START | size, size);
  212. }
  213. }
  214. #ifdef CONFIG_PCI
  215. static struct pci_controller hose;
  216. extern void pci_mpc5xxx_init(struct pci_controller *);
  217. void pci_init_board(void)
  218. {
  219. pci_mpc5xxx_init(&hose);
  220. }
  221. #endif