emif4.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * emif4.c
  3. *
  4. * AM33XX emif4 configuration file
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <asm/arch/cpu.h>
  20. #include <asm/arch/ddr_defs.h>
  21. #include <asm/arch/hardware.h>
  22. #include <asm/arch/clock.h>
  23. #include <asm/arch/sys_proto.h>
  24. #include <asm/io.h>
  25. #include <asm/emif.h>
  26. DECLARE_GLOBAL_DATA_PTR;
  27. int dram_init(void)
  28. {
  29. /* dram_init must store complete ramsize in gd->ram_size */
  30. gd->ram_size = get_ram_size(
  31. (void *)CONFIG_SYS_SDRAM_BASE,
  32. CONFIG_MAX_RAM_BANK_SIZE);
  33. return 0;
  34. }
  35. void dram_init_banksize(void)
  36. {
  37. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  38. gd->bd->bi_dram[0].size = gd->ram_size;
  39. }
  40. #ifdef CONFIG_SPL_BUILD
  41. static struct vtp_reg *vtpreg = (struct vtp_reg *)VTP0_CTRL_ADDR;
  42. static struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
  43. static const struct ddr_data ddr2_data = {
  44. .datardsratio0 = ((DDR2_RD_DQS<<30)|(DDR2_RD_DQS<<20)
  45. |(DDR2_RD_DQS<<10)|(DDR2_RD_DQS<<0)),
  46. .datawdsratio0 = ((DDR2_WR_DQS<<30)|(DDR2_WR_DQS<<20)
  47. |(DDR2_WR_DQS<<10)|(DDR2_WR_DQS<<0)),
  48. .datawiratio0 = ((DDR2_PHY_WRLVL<<30)|(DDR2_PHY_WRLVL<<20)
  49. |(DDR2_PHY_WRLVL<<10)|(DDR2_PHY_WRLVL<<0)),
  50. .datagiratio0 = ((DDR2_PHY_GATELVL<<30)|(DDR2_PHY_GATELVL<<20)
  51. |(DDR2_PHY_GATELVL<<10)|(DDR2_PHY_GATELVL<<0)),
  52. .datafwsratio0 = ((DDR2_PHY_FIFO_WE<<30)|(DDR2_PHY_FIFO_WE<<20)
  53. |(DDR2_PHY_FIFO_WE<<10)|(DDR2_PHY_FIFO_WE<<0)),
  54. .datawrsratio0 = ((DDR2_PHY_WR_DATA<<30)|(DDR2_PHY_WR_DATA<<20)
  55. |(DDR2_PHY_WR_DATA<<10)|(DDR2_PHY_WR_DATA<<0)),
  56. .datauserank0delay = DDR2_PHY_RANK0_DELAY,
  57. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  58. };
  59. static const struct cmd_control ddr2_cmd_ctrl_data = {
  60. .cmd0csratio = DDR2_RATIO,
  61. .cmd0dldiff = DDR2_DLL_LOCK_DIFF,
  62. .cmd0iclkout = DDR2_INVERT_CLKOUT,
  63. .cmd1csratio = DDR2_RATIO,
  64. .cmd1dldiff = DDR2_DLL_LOCK_DIFF,
  65. .cmd1iclkout = DDR2_INVERT_CLKOUT,
  66. .cmd2csratio = DDR2_RATIO,
  67. .cmd2dldiff = DDR2_DLL_LOCK_DIFF,
  68. .cmd2iclkout = DDR2_INVERT_CLKOUT,
  69. };
  70. static const struct emif_regs ddr2_emif_reg_data = {
  71. .sdram_config = DDR2_EMIF_SDCFG,
  72. .ref_ctrl = DDR2_EMIF_SDREF,
  73. .sdram_tim1 = DDR2_EMIF_TIM1,
  74. .sdram_tim2 = DDR2_EMIF_TIM2,
  75. .sdram_tim3 = DDR2_EMIF_TIM3,
  76. .emif_ddr_phy_ctlr_1 = DDR2_EMIF_READ_LATENCY,
  77. };
  78. static const struct ddr_data ddr3_data = {
  79. .datardsratio0 = DDR3_RD_DQS,
  80. .datawdsratio0 = DDR3_WR_DQS,
  81. .datafwsratio0 = DDR3_PHY_FIFO_WE,
  82. .datawrsratio0 = DDR3_PHY_WR_DATA,
  83. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  84. };
  85. static const struct cmd_control ddr3_cmd_ctrl_data = {
  86. .cmd0csratio = DDR3_RATIO,
  87. .cmd0dldiff = DDR3_DLL_LOCK_DIFF,
  88. .cmd0iclkout = DDR3_INVERT_CLKOUT,
  89. .cmd1csratio = DDR3_RATIO,
  90. .cmd1dldiff = DDR3_DLL_LOCK_DIFF,
  91. .cmd1iclkout = DDR3_INVERT_CLKOUT,
  92. .cmd2csratio = DDR3_RATIO,
  93. .cmd2dldiff = DDR3_DLL_LOCK_DIFF,
  94. .cmd2iclkout = DDR3_INVERT_CLKOUT,
  95. };
  96. static struct emif_regs ddr3_emif_reg_data = {
  97. .sdram_config = DDR3_EMIF_SDCFG,
  98. .ref_ctrl = DDR3_EMIF_SDREF,
  99. .sdram_tim1 = DDR3_EMIF_TIM1,
  100. .sdram_tim2 = DDR3_EMIF_TIM2,
  101. .sdram_tim3 = DDR3_EMIF_TIM3,
  102. .zq_config = DDR3_ZQ_CFG,
  103. .emif_ddr_phy_ctlr_1 = DDR3_EMIF_READ_LATENCY,
  104. };
  105. static void config_vtp(void)
  106. {
  107. writel(readl(&vtpreg->vtp0ctrlreg) | VTP_CTRL_ENABLE,
  108. &vtpreg->vtp0ctrlreg);
  109. writel(readl(&vtpreg->vtp0ctrlreg) & (~VTP_CTRL_START_EN),
  110. &vtpreg->vtp0ctrlreg);
  111. writel(readl(&vtpreg->vtp0ctrlreg) | VTP_CTRL_START_EN,
  112. &vtpreg->vtp0ctrlreg);
  113. /* Poll for READY */
  114. while ((readl(&vtpreg->vtp0ctrlreg) & VTP_CTRL_READY) !=
  115. VTP_CTRL_READY)
  116. ;
  117. }
  118. void config_ddr(short ddr_type)
  119. {
  120. int ddr_pll, ioctrl_val;
  121. const struct emif_regs *emif_regs;
  122. const struct ddr_data *ddr_data;
  123. const struct cmd_control *cmd_ctrl_data;
  124. if (ddr_type == EMIF_REG_SDRAM_TYPE_DDR2) {
  125. ddr_pll = 266;
  126. cmd_ctrl_data = &ddr2_cmd_ctrl_data;
  127. ddr_data = &ddr2_data;
  128. ioctrl_val = DDR2_IOCTRL_VALUE;
  129. emif_regs = &ddr2_emif_reg_data;
  130. } else if (ddr_type == EMIF_REG_SDRAM_TYPE_DDR3) {
  131. ddr_pll = 303;
  132. cmd_ctrl_data = &ddr3_cmd_ctrl_data;
  133. ddr_data = &ddr3_data;
  134. ioctrl_val = DDR3_IOCTRL_VALUE;
  135. emif_regs = &ddr3_emif_reg_data;
  136. } else {
  137. puts("Unknown memory type");
  138. hang();
  139. }
  140. enable_emif_clocks();
  141. ddr_pll_config(ddr_pll);
  142. config_vtp();
  143. config_cmd_ctrl(cmd_ctrl_data);
  144. config_ddr_data(0, ddr_data);
  145. config_ddr_data(1, ddr_data);
  146. config_io_ctrl(ioctrl_val);
  147. /* Set CKE to be controlled by EMIF/DDR PHY */
  148. writel(DDR_CKE_CTRL_NORMAL, &ddrctrl->ddrckectrl);
  149. /* Program EMIF instance */
  150. config_ddr_phy(emif_regs);
  151. set_sdram_timings(emif_regs);
  152. config_sdram(emif_regs);
  153. }
  154. #endif