hammerhead.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * Copyright (C) 2008 Miromico AG
  3. *
  4. * Configuration settings for the Miromico Hammerhead AVR32 board
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #define CONFIG_AVR32 1
  27. #define CONFIG_AT32AP 1
  28. #define CONFIG_AT32AP7000 1
  29. #define CONFIG_HAMMERHEAD 1
  30. #define CFG_HZ 1000
  31. /*
  32. * Set up the PLL to run at 125 MHz, the CPU to run at the PLL
  33. * frequency, the HSB and PBB busses to run at 1/2 the PLL frequency
  34. * and the PBA bus to run at 1/4 the PLL frequency.
  35. */
  36. #define CONFIG_PLL 1
  37. #define CFG_POWER_MANAGER 1
  38. #define CFG_OSC0_HZ 25000000
  39. #define CFG_PLL0_DIV 1
  40. #define CFG_PLL0_MUL 5
  41. #define CFG_PLL0_SUPPRESS_CYCLES 16
  42. #define CFG_CLKDIV_CPU 0
  43. #define CFG_CLKDIV_HSB 1
  44. #define CFG_CLKDIV_PBA 2
  45. #define CFG_CLKDIV_PBB 1
  46. /*
  47. * The PLLOPT register controls the PLL like this:
  48. * icp = PLLOPT<2>
  49. * ivco = PLLOPT<1:0>
  50. *
  51. * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
  52. */
  53. #define CFG_PLL0_OPT 0x04
  54. #define CONFIG_USART1 1
  55. #define CONFIG_HOSTNAME hammerhead
  56. /* User serviceable stuff */
  57. #define CONFIG_DOS_PARTITION 1
  58. #define CONFIG_CMDLINE_TAG 1
  59. #define CONFIG_SETUP_MEMORY_TAGS 1
  60. #define CONFIG_INITRD_TAG 1
  61. #define CONFIG_STACKSIZE (2048)
  62. #define CONFIG_BAUDRATE 115200
  63. #define CONFIG_BOOTARGS \
  64. "console=ttyS0 root=mtd1 rootfstype=jffs2"
  65. #define CONFIG_BOOTCOMMAND \
  66. "fsload; bootm"
  67. /*
  68. * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
  69. * data on the serial line may interrupt the boot sequence.
  70. */
  71. #define CONFIG_BOOTDELAY 1
  72. #define CONFIG_AUTOBOOT 1
  73. #define CONFIG_AUTOBOOT_KEYED 1
  74. #define CONFIG_AUTOBOOT_PROMPT \
  75. "Press SPACE to abort autoboot in %d seconds\n", bootdelay
  76. #define CONFIG_AUTOBOOT_DELAY_STR "d"
  77. #define CONFIG_AUTOBOOT_STOP_STR " "
  78. /*
  79. * After booting the board for the first time, new ethernet address
  80. * should be generated and assigned to the environment variables
  81. * "ethaddr". This is normally done during production.
  82. */
  83. #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
  84. #define CONFIG_NET_MULTI 1
  85. /*
  86. * BOOTP/DHCP options
  87. */
  88. #define CONFIG_BOOTP_SUBNETMASK
  89. #define CONFIG_BOOTP_GATEWAY
  90. /*
  91. * Command line configuration.
  92. */
  93. #include <config_cmd_default.h>
  94. #define CONFIG_CMD_ASKENV
  95. #define CONFIG_CMD_DHCP
  96. #define CONFIG_CMD_EXT2
  97. #define CONFIG_CMD_FAT
  98. #define CONFIG_CMD_JFFS2
  99. #define CONFIG_CMD_MMC
  100. #undef CONFIG_CMD_FPGA
  101. #undef CONFIG_CMD_SETGETDCR
  102. #define CONFIG_ATMEL_USART 1
  103. #define CONFIG_MACB 1
  104. #define CONFIG_PIO2 1
  105. #define CFG_NR_PIOS 5
  106. #define CFG_HSDRAMC 1
  107. #define CONFIG_MMC 1
  108. #define CONFIG_ATMEL_MCI 1
  109. #define CFG_DCACHE_LINESZ 32
  110. #define CFG_ICACHE_LINESZ 32
  111. #define CONFIG_NR_DRAM_BANKS 1
  112. #define CFG_FLASH_CFI 1
  113. #define CFG_FLASH_CFI_DRIVER 1
  114. #define CFG_FLASH_BASE 0x00000000
  115. #define CFG_FLASH_SIZE 0x800000
  116. #define CFG_MAX_FLASH_BANKS 1
  117. #define CFG_MAX_FLASH_SECT 135
  118. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  119. #define CFG_INTRAM_BASE 0x24000000
  120. #define CFG_INTRAM_SIZE 0x8000
  121. #define CFG_SDRAM_BASE 0x10000000
  122. #define CFG_ENV_IS_IN_FLASH 1
  123. #define CFG_ENV_SIZE 65536
  124. #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_FLASH_SIZE - CFG_ENV_SIZE)
  125. #define CFG_INIT_SP_ADDR (CFG_INTRAM_BASE + CFG_INTRAM_SIZE)
  126. #define CFG_MALLOC_LEN (256*1024)
  127. #define CFG_DMA_ALLOC_LEN (16384)
  128. /* Allow 4MB for the kernel run-time image */
  129. #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 0x00400000)
  130. #define CFG_BOOTPARAMS_LEN (16 * 1024)
  131. /* Other configuration settings that shouldn't have to change all that often */
  132. #define CFG_PROMPT "Hammerhead> "
  133. #define CFG_CBSIZE 256
  134. #define CFG_MAXARGS 16
  135. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  136. #define CFG_LONGHELP 1
  137. #define CFG_MEMTEST_START CFG_SDRAM_BASE
  138. #define CFG_MEMTEST_END (CFG_MEMTEST_START + 0x1f00000)
  139. #define CFG_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
  140. #endif /* __CONFIG_H */