favr-32-ezkit.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * Copyright (C) 2008 Atmel Corporation
  3. *
  4. * Configuration settings for the Favr-32 EarthLCD LCD kit.
  5. *
  6. * See file CREDITS for list of people who contributed to this project.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the Free
  10. * Software Foundation; either version 2 of the License, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  20. * Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. #include <asm/arch/memory-map.h>
  25. #define CONFIG_AVR32 1
  26. #define CONFIG_AT32AP 1
  27. #define CONFIG_AT32AP7000 1
  28. #define CONFIG_FAVR32_EZKIT 1
  29. #define CONFIG_FAVR32_EZKIT_EXT_FLASH 1
  30. /*
  31. * Timer clock frequency. We're using the CPU-internal COUNT register
  32. * for this, so this is equivalent to the CPU core clock frequency
  33. */
  34. #define CFG_HZ 1000
  35. /*
  36. * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
  37. * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the
  38. * PLL frequency.
  39. * (CFG_OSC0_HZ * CFG_PLL0_MUL) / CFG_PLL0_DIV = PLL MHz
  40. */
  41. #define CONFIG_PLL 1
  42. #define CFG_POWER_MANAGER 1
  43. #define CFG_OSC0_HZ 20000000
  44. #define CFG_PLL0_DIV 1
  45. #define CFG_PLL0_MUL 7
  46. #define CFG_PLL0_SUPPRESS_CYCLES 16
  47. /*
  48. * Set the CPU running at:
  49. * PLL / (2^CFG_CLKDIV_CPU) = CPU MHz
  50. */
  51. #define CFG_CLKDIV_CPU 0
  52. /*
  53. * Set the HSB running at:
  54. * PLL / (2^CFG_CLKDIV_HSB) = HSB MHz
  55. */
  56. #define CFG_CLKDIV_HSB 1
  57. /*
  58. * Set the PBA running at:
  59. * PLL / (2^CFG_CLKDIV_PBA) = PBA MHz
  60. */
  61. #define CFG_CLKDIV_PBA 2
  62. /*
  63. * Set the PBB running at:
  64. * PLL / (2^CFG_CLKDIV_PBB) = PBB MHz
  65. */
  66. #define CFG_CLKDIV_PBB 1
  67. /*
  68. * The PLLOPT register controls the PLL like this:
  69. * icp = PLLOPT<2>
  70. * ivco = PLLOPT<1:0>
  71. *
  72. * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
  73. */
  74. #define CFG_PLL0_OPT 0x04
  75. #undef CONFIG_USART0
  76. #undef CONFIG_USART1
  77. #undef CONFIG_USART2
  78. #define CONFIG_USART3 1
  79. /* User serviceable stuff */
  80. #define CONFIG_DOS_PARTITION 1
  81. #define CONFIG_CMDLINE_TAG 1
  82. #define CONFIG_SETUP_MEMORY_TAGS 1
  83. #define CONFIG_INITRD_TAG 1
  84. #define CONFIG_STACKSIZE (2048)
  85. #define CONFIG_BAUDRATE 115200
  86. #define CONFIG_BOOTARGS \
  87. "root=/dev/mtdblock1 rootfstype=jffs fbmem=1800k"
  88. #define CONFIG_BOOTCOMMAND \
  89. "fsload; bootm $(fileaddr)"
  90. /*
  91. * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
  92. * data on the serial line may interrupt the boot sequence.
  93. */
  94. #define CONFIG_BOOTDELAY 1
  95. #define CONFIG_AUTOBOOT 1
  96. #define CONFIG_AUTOBOOT_KEYED 1
  97. #define CONFIG_AUTOBOOT_PROMPT \
  98. "Press SPACE to abort autoboot in %d seconds\n", bootdelay
  99. #define CONFIG_AUTOBOOT_DELAY_STR "d"
  100. #define CONFIG_AUTOBOOT_STOP_STR " "
  101. /*
  102. * After booting the board for the first time, new ethernet addresses
  103. * should be generated and assigned to the environment variables
  104. * "ethaddr" and "eth1addr". This is normally done during production.
  105. */
  106. #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
  107. #define CONFIG_NET_MULTI 1
  108. /*
  109. * BOOTP options
  110. */
  111. #define CONFIG_BOOTP_SUBNETMASK
  112. #define CONFIG_BOOTP_GATEWAY
  113. /*
  114. * Command line configuration.
  115. */
  116. #include <config_cmd_default.h>
  117. #define CONFIG_CMD_ASKENV
  118. #define CONFIG_CMD_DHCP
  119. #define CONFIG_CMD_EXT2
  120. #define CONFIG_CMD_FAT
  121. #define CONFIG_CMD_JFFS2
  122. #define CONFIG_CMD_MMC
  123. #undef CONFIG_CMD_AUTOSCRIPT
  124. #undef CONFIG_CMD_FPGA
  125. #undef CONFIG_CMD_SETGETDCR
  126. #undef CONFIG_CMD_XIMG
  127. #define CONFIG_ATMEL_USART 1
  128. #define CONFIG_MACB 1
  129. #define CONFIG_PIO2 1
  130. #define CFG_NR_PIOS 5
  131. #define CFG_HSDRAMC 1
  132. #define CONFIG_MMC 1
  133. #define CONFIG_ATMEL_MCI 1
  134. #define CFG_DCACHE_LINESZ 32
  135. #define CFG_ICACHE_LINESZ 32
  136. #define CONFIG_NR_DRAM_BANKS 1
  137. /* External flash on Favr-32 */
  138. #if 0
  139. #define CFG_FLASH_CFI 1
  140. #define CFG_FLASH_CFI_DRIVER 1
  141. #endif
  142. #define CFG_FLASH_BASE 0x00000000
  143. #define CFG_FLASH_SIZE 0x800000
  144. #define CFG_MAX_FLASH_BANKS 1
  145. #define CFG_MAX_FLASH_SECT 135
  146. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  147. #define CFG_INTRAM_BASE INTERNAL_SRAM_BASE
  148. #define CFG_INTRAM_SIZE INTERNAL_SRAM_SIZE
  149. #define CFG_SDRAM_BASE EBI_SDRAM_BASE
  150. #define CFG_ENV_IS_IN_FLASH 1
  151. #define CFG_ENV_SIZE 65536
  152. #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_FLASH_SIZE - CFG_ENV_SIZE)
  153. #define CFG_INIT_SP_ADDR (CFG_INTRAM_BASE + CFG_INTRAM_SIZE)
  154. #define CFG_MALLOC_LEN (256*1024)
  155. #define CFG_DMA_ALLOC_LEN (16384)
  156. /* Allow 4MB for the kernel run-time image */
  157. #define CFG_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000)
  158. #define CFG_BOOTPARAMS_LEN (16 * 1024)
  159. /* Other configuration settings that shouldn't have to change all that often */
  160. #define CFG_PROMPT "U-Boot> "
  161. #define CFG_CBSIZE 256
  162. #define CFG_MAXARGS 16
  163. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  164. #define CFG_LONGHELP 1
  165. #define CFG_MEMTEST_START EBI_SDRAM_BASE
  166. #define CFG_MEMTEST_END (CFG_MEMTEST_START + 0x700000)
  167. #define CFG_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
  168. #endif /* __CONFIG_H */