icecube.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc5xxx.h>
  28. #include <pci.h>
  29. #include <asm/processor.h>
  30. #if defined(CONFIG_OF_FLAT_TREE)
  31. #include <ft_build.h>
  32. #endif
  33. #if defined(CONFIG_LITE5200B)
  34. #include "mt46v32m16.h"
  35. #else
  36. # if defined(CONFIG_MPC5200_DDR)
  37. # include "mt46v16m16-75.h"
  38. # else
  39. #include "mt48lc16m16a2-75.h"
  40. # endif
  41. #endif
  42. #ifndef CFG_RAMBOOT
  43. static void sdram_start (int hi_addr)
  44. {
  45. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  46. /* unlock mode register */
  47. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  48. __asm__ volatile ("sync");
  49. /* precharge all banks */
  50. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  51. __asm__ volatile ("sync");
  52. #if SDRAM_DDR
  53. /* set mode register: extended mode */
  54. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  55. __asm__ volatile ("sync");
  56. /* set mode register: reset DLL */
  57. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  58. __asm__ volatile ("sync");
  59. #endif
  60. /* precharge all banks */
  61. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  62. __asm__ volatile ("sync");
  63. /* auto refresh */
  64. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  65. __asm__ volatile ("sync");
  66. /* set mode register */
  67. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  68. __asm__ volatile ("sync");
  69. /* normal operation */
  70. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  71. __asm__ volatile ("sync");
  72. }
  73. #endif
  74. /*
  75. * ATTENTION: Although partially referenced initdram does NOT make real use
  76. * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
  77. * is something else than 0x00000000.
  78. */
  79. #if defined(CONFIG_MPC5200)
  80. long int initdram (int board_type)
  81. {
  82. ulong dramsize = 0;
  83. ulong dramsize2 = 0;
  84. uint svr, pvr;
  85. #ifndef CFG_RAMBOOT
  86. ulong test1, test2;
  87. /* setup SDRAM chip selects */
  88. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  89. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  90. __asm__ volatile ("sync");
  91. /* setup config registers */
  92. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  93. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  94. __asm__ volatile ("sync");
  95. #if SDRAM_DDR
  96. /* set tap delay */
  97. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  98. __asm__ volatile ("sync");
  99. #endif
  100. /* find RAM size using SDRAM CS0 only */
  101. sdram_start(0);
  102. test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  103. sdram_start(1);
  104. test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  105. if (test1 > test2) {
  106. sdram_start(0);
  107. dramsize = test1;
  108. } else {
  109. dramsize = test2;
  110. }
  111. /* memory smaller than 1MB is impossible */
  112. if (dramsize < (1 << 20)) {
  113. dramsize = 0;
  114. }
  115. /* set SDRAM CS0 size according to the amount of RAM found */
  116. if (dramsize > 0) {
  117. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  118. } else {
  119. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  120. }
  121. /* let SDRAM CS1 start right after CS0 */
  122. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  123. /* find RAM size using SDRAM CS1 only */
  124. if (!dramsize)
  125. sdram_start(0);
  126. test2 = test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  127. if (!dramsize) {
  128. sdram_start(1);
  129. test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  130. }
  131. if (test1 > test2) {
  132. sdram_start(0);
  133. dramsize2 = test1;
  134. } else {
  135. dramsize2 = test2;
  136. }
  137. /* memory smaller than 1MB is impossible */
  138. if (dramsize2 < (1 << 20)) {
  139. dramsize2 = 0;
  140. }
  141. /* set SDRAM CS1 size according to the amount of RAM found */
  142. if (dramsize2 > 0) {
  143. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  144. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  145. } else {
  146. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  147. }
  148. #else /* CFG_RAMBOOT */
  149. /* retrieve size of memory connected to SDRAM CS0 */
  150. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  151. if (dramsize >= 0x13) {
  152. dramsize = (1 << (dramsize - 0x13)) << 20;
  153. } else {
  154. dramsize = 0;
  155. }
  156. /* retrieve size of memory connected to SDRAM CS1 */
  157. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  158. if (dramsize2 >= 0x13) {
  159. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  160. } else {
  161. dramsize2 = 0;
  162. }
  163. #endif /* CFG_RAMBOOT */
  164. /*
  165. * On MPC5200B we need to set the special configuration delay in the
  166. * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
  167. * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
  168. *
  169. * "The SDelay should be written to a value of 0x00000004. It is
  170. * required to account for changes caused by normal wafer processing
  171. * parameters."
  172. */
  173. svr = get_svr();
  174. pvr = get_pvr();
  175. if ((SVR_MJREV(svr) >= 2) &&
  176. (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
  177. *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
  178. __asm__ volatile ("sync");
  179. }
  180. return dramsize + dramsize2;
  181. }
  182. #elif defined(CONFIG_MGT5100)
  183. long int initdram (int board_type)
  184. {
  185. ulong dramsize = 0;
  186. #ifndef CFG_RAMBOOT
  187. ulong test1, test2;
  188. /* setup and enable SDRAM chip selects */
  189. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  190. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  191. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  192. __asm__ volatile ("sync");
  193. /* setup config registers */
  194. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  195. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  196. /* address select register */
  197. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
  198. __asm__ volatile ("sync");
  199. /* find RAM size */
  200. sdram_start(0);
  201. test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  202. sdram_start(1);
  203. test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  204. if (test1 > test2) {
  205. sdram_start(0);
  206. dramsize = test1;
  207. } else {
  208. dramsize = test2;
  209. }
  210. /* set SDRAM end address according to size */
  211. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  212. #else /* CFG_RAMBOOT */
  213. /* Retrieve amount of SDRAM available */
  214. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  215. #endif /* CFG_RAMBOOT */
  216. return dramsize;
  217. }
  218. #else
  219. #error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
  220. #endif
  221. int checkboard (void)
  222. {
  223. #if defined (CONFIG_LITE5200B)
  224. puts ("Board: Freescale Lite5200B\n");
  225. #elif defined(CONFIG_MPC5200)
  226. puts ("Board: Motorola MPC5200 (IceCube)\n");
  227. #elif defined(CONFIG_MGT5100)
  228. puts ("Board: Motorola MGT5100 (IceCube)\n");
  229. #endif
  230. return 0;
  231. }
  232. void flash_preinit(void)
  233. {
  234. /*
  235. * Now, when we are in RAM, enable flash write
  236. * access for detection process.
  237. * Note that CS_BOOT cannot be cleared when
  238. * executing in flash.
  239. */
  240. #if defined(CONFIG_MGT5100)
  241. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  242. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  243. #endif
  244. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  245. }
  246. void flash_afterinit(ulong size)
  247. {
  248. if (size == 0x800000) { /* adjust mapping */
  249. *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
  250. START_REG(CFG_BOOTCS_START | size);
  251. *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
  252. STOP_REG(CFG_BOOTCS_START | size, size);
  253. }
  254. }
  255. #ifdef CONFIG_PCI
  256. static struct pci_controller hose;
  257. extern void pci_mpc5xxx_init(struct pci_controller *);
  258. void pci_init_board(void)
  259. {
  260. pci_mpc5xxx_init(&hose);
  261. }
  262. #endif
  263. #if defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET)
  264. void init_ide_reset (void)
  265. {
  266. debug ("init_ide_reset\n");
  267. /* Configure PSC1_4 as GPIO output for ATA reset */
  268. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  269. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  270. /* Deassert reset */
  271. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  272. }
  273. void ide_set_reset (int idereset)
  274. {
  275. debug ("ide_reset(%d)\n", idereset);
  276. if (idereset) {
  277. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  278. /* Make a delay. MPC5200 spec says 25 usec min */
  279. udelay(500000);
  280. } else {
  281. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  282. }
  283. }
  284. #endif /* defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET) */
  285. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  286. void
  287. ft_board_setup(void *blob, bd_t *bd)
  288. {
  289. ft_cpu_setup(blob, bd);
  290. }
  291. #endif