fsl_ddr_sdram.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #ifndef FSL_DDR_MEMCTL_H
  9. #define FSL_DDR_MEMCTL_H
  10. /*
  11. * Pick a basic DDR Technology.
  12. */
  13. #include <ddr_spd.h>
  14. #define SDRAM_TYPE_DDR1 2
  15. #define SDRAM_TYPE_DDR2 3
  16. #define SDRAM_TYPE_LPDDR1 6
  17. #define SDRAM_TYPE_DDR3 7
  18. #if defined(CONFIG_FSL_DDR1)
  19. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (1)
  20. typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
  21. #ifndef CONFIG_FSL_SDRAM_TYPE
  22. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR1
  23. #endif
  24. #elif defined(CONFIG_FSL_DDR2)
  25. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3)
  26. typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
  27. #ifndef CONFIG_FSL_SDRAM_TYPE
  28. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR2
  29. #endif
  30. #elif defined(CONFIG_FSL_DDR3)
  31. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3) /* FIXME */
  32. typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
  33. #ifndef CONFIG_FSL_SDRAM_TYPE
  34. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR3
  35. #endif
  36. #endif /* #if defined(CONFIG_FSL_DDR1) */
  37. /* define bank(chip select) interleaving mode */
  38. #define FSL_DDR_CS0_CS1 0x40
  39. #define FSL_DDR_CS2_CS3 0x20
  40. #define FSL_DDR_CS0_CS1_AND_CS2_CS3 (FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
  41. #define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
  42. /* define memory controller interleaving mode */
  43. #define FSL_DDR_CACHE_LINE_INTERLEAVING 0x0
  44. #define FSL_DDR_PAGE_INTERLEAVING 0x1
  45. #define FSL_DDR_BANK_INTERLEAVING 0x2
  46. #define FSL_DDR_SUPERBANK_INTERLEAVING 0x3
  47. /* Record of register values computed */
  48. typedef struct fsl_ddr_cfg_regs_s {
  49. struct {
  50. unsigned int bnds;
  51. unsigned int config;
  52. unsigned int config_2;
  53. } cs[CONFIG_CHIP_SELECTS_PER_CTRL];
  54. unsigned int timing_cfg_3;
  55. unsigned int timing_cfg_0;
  56. unsigned int timing_cfg_1;
  57. unsigned int timing_cfg_2;
  58. unsigned int ddr_sdram_cfg;
  59. unsigned int ddr_sdram_cfg_2;
  60. unsigned int ddr_sdram_mode;
  61. unsigned int ddr_sdram_mode_2;
  62. unsigned int ddr_sdram_md_cntl;
  63. unsigned int ddr_sdram_interval;
  64. unsigned int ddr_data_init;
  65. unsigned int ddr_sdram_clk_cntl;
  66. unsigned int ddr_init_addr;
  67. unsigned int ddr_init_ext_addr;
  68. unsigned int timing_cfg_4;
  69. unsigned int timing_cfg_5;
  70. unsigned int ddr_zq_cntl;
  71. unsigned int ddr_wrlvl_cntl;
  72. unsigned int ddr_pd_cntl;
  73. unsigned int ddr_sr_cntr;
  74. unsigned int ddr_sdram_rcw_1;
  75. unsigned int ddr_sdram_rcw_2;
  76. } fsl_ddr_cfg_regs_t;
  77. typedef struct memctl_options_partial_s {
  78. unsigned int all_DIMMs_ECC_capable;
  79. unsigned int all_DIMMs_tCKmax_ps;
  80. unsigned int all_DIMMs_burst_lengths_bitmask;
  81. unsigned int all_DIMMs_registered;
  82. unsigned int all_DIMMs_unbuffered;
  83. /* unsigned int lowest_common_SPD_caslat; */
  84. unsigned int all_DIMMs_minimum_tRCD_ps;
  85. } memctl_options_partial_t;
  86. /*
  87. * Generalized parameters for memory controller configuration,
  88. * might be a little specific to the FSL memory controller
  89. */
  90. typedef struct memctl_options_s {
  91. /*
  92. * Memory organization parameters
  93. *
  94. * if DIMM is present in the system
  95. * where DIMMs are with respect to chip select
  96. * where chip selects are with respect to memory boundaries
  97. */
  98. unsigned int registered_dimm_en; /* use registered DIMM support */
  99. /* Options local to a Chip Select */
  100. struct cs_local_opts_s {
  101. unsigned int auto_precharge;
  102. unsigned int odt_rd_cfg;
  103. unsigned int odt_wr_cfg;
  104. } cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
  105. /* Special configurations for chip select */
  106. unsigned int memctl_interleaving;
  107. unsigned int memctl_interleaving_mode;
  108. unsigned int ba_intlv_ctl;
  109. /* Operational mode parameters */
  110. unsigned int ECC_mode; /* Use ECC? */
  111. /* Initialize ECC using memory controller? */
  112. unsigned int ECC_init_using_memctl;
  113. unsigned int DQS_config; /* Use DQS? maybe only with DDR2? */
  114. /* SREN - self-refresh during sleep */
  115. unsigned int self_refresh_in_sleep;
  116. unsigned int dynamic_power; /* DYN_PWR */
  117. /* memory data width to use (16-bit, 32-bit, 64-bit) */
  118. unsigned int data_bus_width;
  119. unsigned int burst_length; /* 4, 8 */
  120. /* Global Timing Parameters */
  121. unsigned int cas_latency_override;
  122. unsigned int cas_latency_override_value;
  123. unsigned int use_derated_caslat;
  124. unsigned int additive_latency_override;
  125. unsigned int additive_latency_override_value;
  126. unsigned int clk_adjust; /* */
  127. unsigned int cpo_override;
  128. unsigned int write_data_delay; /* DQS adjust */
  129. unsigned int half_strength_driver_enable;
  130. unsigned int twoT_en;
  131. unsigned int threeT_en;
  132. unsigned int bstopre;
  133. unsigned int tCKE_clock_pulse_width_ps; /* tCKE */
  134. unsigned int tFAW_window_four_activates_ps; /* tFAW -- FOUR_ACT */
  135. /* Automatic self refresh */
  136. unsigned int auto_self_refresh_en;
  137. unsigned int sr_it;
  138. } memctl_options_t;
  139. extern phys_size_t fsl_ddr_sdram(void);
  140. #endif