pci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. /*
  2. * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  3. * Andreas Heppel <aheppel@sysgo.de>
  4. *
  5. * (C) Copyright 2002, 2003
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * PCI routines
  28. */
  29. #include <common.h>
  30. #include <command.h>
  31. #include <asm/processor.h>
  32. #include <asm/io.h>
  33. #include <pci.h>
  34. #define PCI_HOSE_OP(rw, size, type) \
  35. int pci_hose_##rw##_config_##size(struct pci_controller *hose, \
  36. pci_dev_t dev, \
  37. int offset, type value) \
  38. { \
  39. return hose->rw##_##size(hose, dev, offset, value); \
  40. }
  41. PCI_HOSE_OP(read, byte, u8 *)
  42. PCI_HOSE_OP(read, word, u16 *)
  43. PCI_HOSE_OP(read, dword, u32 *)
  44. PCI_HOSE_OP(write, byte, u8)
  45. PCI_HOSE_OP(write, word, u16)
  46. PCI_HOSE_OP(write, dword, u32)
  47. #ifndef CONFIG_IXP425
  48. #define PCI_OP(rw, size, type, error_code) \
  49. int pci_##rw##_config_##size(pci_dev_t dev, int offset, type value) \
  50. { \
  51. struct pci_controller *hose = pci_bus_to_hose(PCI_BUS(dev)); \
  52. \
  53. if (!hose) \
  54. { \
  55. error_code; \
  56. return -1; \
  57. } \
  58. \
  59. return pci_hose_##rw##_config_##size(hose, dev, offset, value); \
  60. }
  61. PCI_OP(read, byte, u8 *, *value = 0xff)
  62. PCI_OP(read, word, u16 *, *value = 0xffff)
  63. PCI_OP(read, dword, u32 *, *value = 0xffffffff)
  64. PCI_OP(write, byte, u8, )
  65. PCI_OP(write, word, u16, )
  66. PCI_OP(write, dword, u32, )
  67. #endif /* CONFIG_IXP425 */
  68. #define PCI_READ_VIA_DWORD_OP(size, type, off_mask) \
  69. int pci_hose_read_config_##size##_via_dword(struct pci_controller *hose,\
  70. pci_dev_t dev, \
  71. int offset, type val) \
  72. { \
  73. u32 val32; \
  74. \
  75. if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0) { \
  76. *val = -1; \
  77. return -1; \
  78. } \
  79. \
  80. *val = (val32 >> ((offset & (int)off_mask) * 8)); \
  81. \
  82. return 0; \
  83. }
  84. #define PCI_WRITE_VIA_DWORD_OP(size, type, off_mask, val_mask) \
  85. int pci_hose_write_config_##size##_via_dword(struct pci_controller *hose,\
  86. pci_dev_t dev, \
  87. int offset, type val) \
  88. { \
  89. u32 val32, mask, ldata, shift; \
  90. \
  91. if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0)\
  92. return -1; \
  93. \
  94. shift = ((offset & (int)off_mask) * 8); \
  95. ldata = (((unsigned long)val) & val_mask) << shift; \
  96. mask = val_mask << shift; \
  97. val32 = (val32 & ~mask) | ldata; \
  98. \
  99. if (pci_hose_write_config_dword(hose, dev, offset & 0xfc, val32) < 0)\
  100. return -1; \
  101. \
  102. return 0; \
  103. }
  104. PCI_READ_VIA_DWORD_OP(byte, u8 *, 0x03)
  105. PCI_READ_VIA_DWORD_OP(word, u16 *, 0x02)
  106. PCI_WRITE_VIA_DWORD_OP(byte, u8, 0x03, 0x000000ff)
  107. PCI_WRITE_VIA_DWORD_OP(word, u16, 0x02, 0x0000ffff)
  108. /* Get a virtual address associated with a BAR region */
  109. void *pci_map_bar(pci_dev_t pdev, int bar, int flags)
  110. {
  111. pci_addr_t pci_bus_addr;
  112. u32 bar_response;
  113. /* read BAR address */
  114. pci_read_config_dword(pdev, bar, &bar_response);
  115. pci_bus_addr = (pci_addr_t)(bar_response & ~0xf);
  116. /*
  117. * Pass "0" as the length argument to pci_bus_to_virt. The arg
  118. * isn't actualy used on any platform because u-boot assumes a static
  119. * linear mapping. In the future, this could read the BAR size
  120. * and pass that as the size if needed.
  121. */
  122. return pci_bus_to_virt(pdev, pci_bus_addr, flags, 0, MAP_NOCACHE);
  123. }
  124. /*
  125. *
  126. */
  127. static struct pci_controller* hose_head = NULL;
  128. void pci_register_hose(struct pci_controller* hose)
  129. {
  130. struct pci_controller **phose = &hose_head;
  131. while(*phose)
  132. phose = &(*phose)->next;
  133. hose->next = NULL;
  134. *phose = hose;
  135. }
  136. struct pci_controller *pci_bus_to_hose (int bus)
  137. {
  138. struct pci_controller *hose;
  139. for (hose = hose_head; hose; hose = hose->next)
  140. if (bus >= hose->first_busno && bus <= hose->last_busno)
  141. return hose;
  142. printf("pci_bus_to_hose() failed\n");
  143. return NULL;
  144. }
  145. #ifndef CONFIG_IXP425
  146. pci_dev_t pci_find_devices(struct pci_device_id *ids, int index)
  147. {
  148. struct pci_controller * hose;
  149. u16 vendor, device;
  150. u8 header_type;
  151. pci_dev_t bdf;
  152. int i, bus, found_multi = 0;
  153. for (hose = hose_head; hose; hose = hose->next)
  154. {
  155. #ifdef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
  156. for (bus = hose->last_busno; bus >= hose->first_busno; bus--)
  157. #else
  158. for (bus = hose->first_busno; bus <= hose->last_busno; bus++)
  159. #endif
  160. for (bdf = PCI_BDF(bus,0,0);
  161. #if defined(CONFIG_ELPPC) || defined(CONFIG_PPMC7XX)
  162. bdf < PCI_BDF(bus,PCI_MAX_PCI_DEVICES-1,PCI_MAX_PCI_FUNCTIONS-1);
  163. #else
  164. bdf < PCI_BDF(bus+1,0,0);
  165. #endif
  166. bdf += PCI_BDF(0,0,1))
  167. {
  168. if (!PCI_FUNC(bdf)) {
  169. pci_read_config_byte(bdf,
  170. PCI_HEADER_TYPE,
  171. &header_type);
  172. found_multi = header_type & 0x80;
  173. } else {
  174. if (!found_multi)
  175. continue;
  176. }
  177. pci_read_config_word(bdf,
  178. PCI_VENDOR_ID,
  179. &vendor);
  180. pci_read_config_word(bdf,
  181. PCI_DEVICE_ID,
  182. &device);
  183. for (i=0; ids[i].vendor != 0; i++)
  184. if (vendor == ids[i].vendor &&
  185. device == ids[i].device)
  186. {
  187. if (index <= 0)
  188. return bdf;
  189. index--;
  190. }
  191. }
  192. }
  193. return (-1);
  194. }
  195. #endif /* CONFIG_IXP425 */
  196. pci_dev_t pci_find_device(unsigned int vendor, unsigned int device, int index)
  197. {
  198. static struct pci_device_id ids[2] = {{}, {0, 0}};
  199. ids[0].vendor = vendor;
  200. ids[0].device = device;
  201. return pci_find_devices(ids, index);
  202. }
  203. /*
  204. *
  205. */
  206. int __pci_hose_phys_to_bus (struct pci_controller *hose,
  207. phys_addr_t phys_addr,
  208. unsigned long flags,
  209. unsigned long skip_mask,
  210. pci_addr_t *ba)
  211. {
  212. struct pci_region *res;
  213. pci_addr_t bus_addr;
  214. int i;
  215. for (i = 0; i < hose->region_count; i++) {
  216. res = &hose->regions[i];
  217. if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
  218. continue;
  219. if (res->flags & skip_mask)
  220. continue;
  221. bus_addr = phys_addr - res->phys_start + res->bus_start;
  222. if (bus_addr >= res->bus_start &&
  223. bus_addr < res->bus_start + res->size) {
  224. *ba = bus_addr;
  225. return 0;
  226. }
  227. }
  228. return 1;
  229. }
  230. pci_addr_t pci_hose_phys_to_bus (struct pci_controller *hose,
  231. phys_addr_t phys_addr,
  232. unsigned long flags)
  233. {
  234. pci_addr_t bus_addr = 0;
  235. int ret;
  236. if (!hose) {
  237. puts ("pci_hose_phys_to_bus: invalid hose\n");
  238. return bus_addr;
  239. }
  240. /* if PCI_REGION_MEM is set we do a two pass search with preference
  241. * on matches that don't have PCI_REGION_SYS_MEMORY set */
  242. if ((flags & PCI_REGION_MEM) == PCI_REGION_MEM) {
  243. ret = __pci_hose_phys_to_bus(hose, phys_addr,
  244. flags, PCI_REGION_SYS_MEMORY, &bus_addr);
  245. if (!ret)
  246. return bus_addr;
  247. }
  248. ret = __pci_hose_phys_to_bus(hose, phys_addr, flags, 0, &bus_addr);
  249. if (ret)
  250. puts ("pci_hose_phys_to_bus: invalid physical address\n");
  251. return bus_addr;
  252. }
  253. int __pci_hose_bus_to_phys (struct pci_controller *hose,
  254. pci_addr_t bus_addr,
  255. unsigned long flags,
  256. unsigned long skip_mask,
  257. phys_addr_t *pa)
  258. {
  259. struct pci_region *res;
  260. int i;
  261. for (i = 0; i < hose->region_count; i++) {
  262. res = &hose->regions[i];
  263. if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
  264. continue;
  265. if (res->flags & skip_mask)
  266. continue;
  267. if (bus_addr >= res->bus_start &&
  268. bus_addr < res->bus_start + res->size) {
  269. *pa = (bus_addr - res->bus_start + res->phys_start);
  270. return 0;
  271. }
  272. }
  273. return 1;
  274. }
  275. phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
  276. pci_addr_t bus_addr,
  277. unsigned long flags)
  278. {
  279. phys_addr_t phys_addr = 0;
  280. int ret;
  281. if (!hose) {
  282. puts ("pci_hose_bus_to_phys: invalid hose\n");
  283. return phys_addr;
  284. }
  285. /* if PCI_REGION_MEM is set we do a two pass search with preference
  286. * on matches that don't have PCI_REGION_SYS_MEMORY set */
  287. if ((flags & PCI_REGION_MEM) == PCI_REGION_MEM) {
  288. ret = __pci_hose_bus_to_phys(hose, bus_addr,
  289. flags, PCI_REGION_SYS_MEMORY, &phys_addr);
  290. if (!ret)
  291. return phys_addr;
  292. }
  293. ret = __pci_hose_bus_to_phys(hose, bus_addr, flags, 0, &phys_addr);
  294. if (ret)
  295. puts ("pci_hose_bus_to_phys: invalid physical address\n");
  296. return phys_addr;
  297. }
  298. /*
  299. *
  300. */
  301. int pci_hose_config_device(struct pci_controller *hose,
  302. pci_dev_t dev,
  303. unsigned long io,
  304. pci_addr_t mem,
  305. unsigned long command)
  306. {
  307. unsigned int bar_response, old_command;
  308. pci_addr_t bar_value;
  309. pci_size_t bar_size;
  310. unsigned char pin;
  311. int bar, found_mem64;
  312. debug ("PCI Config: I/O=0x%lx, Memory=0x%llx, Command=0x%lx\n",
  313. io, (u64)mem, command);
  314. pci_hose_write_config_dword (hose, dev, PCI_COMMAND, 0);
  315. for (bar = PCI_BASE_ADDRESS_0; bar < PCI_BASE_ADDRESS_5; bar += 4) {
  316. pci_hose_write_config_dword (hose, dev, bar, 0xffffffff);
  317. pci_hose_read_config_dword (hose, dev, bar, &bar_response);
  318. if (!bar_response)
  319. continue;
  320. found_mem64 = 0;
  321. /* Check the BAR type and set our address mask */
  322. if (bar_response & PCI_BASE_ADDRESS_SPACE) {
  323. bar_size = ~(bar_response & PCI_BASE_ADDRESS_IO_MASK) + 1;
  324. /* round up region base address to a multiple of size */
  325. io = ((io - 1) | (bar_size - 1)) + 1;
  326. bar_value = io;
  327. /* compute new region base address */
  328. io = io + bar_size;
  329. } else {
  330. if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
  331. PCI_BASE_ADDRESS_MEM_TYPE_64) {
  332. u32 bar_response_upper;
  333. u64 bar64;
  334. pci_hose_write_config_dword(hose, dev, bar+4, 0xffffffff);
  335. pci_hose_read_config_dword(hose, dev, bar+4, &bar_response_upper);
  336. bar64 = ((u64)bar_response_upper << 32) | bar_response;
  337. bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK) + 1;
  338. found_mem64 = 1;
  339. } else {
  340. bar_size = (u32)(~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1);
  341. }
  342. /* round up region base address to multiple of size */
  343. mem = ((mem - 1) | (bar_size - 1)) + 1;
  344. bar_value = mem;
  345. /* compute new region base address */
  346. mem = mem + bar_size;
  347. }
  348. /* Write it out and update our limit */
  349. pci_hose_write_config_dword (hose, dev, bar, (u32)bar_value);
  350. if (found_mem64) {
  351. bar += 4;
  352. #ifdef CONFIG_SYS_PCI_64BIT
  353. pci_hose_write_config_dword(hose, dev, bar, (u32)(bar_value>>32));
  354. #else
  355. pci_hose_write_config_dword (hose, dev, bar, 0x00000000);
  356. #endif
  357. }
  358. }
  359. /* Configure Cache Line Size Register */
  360. pci_hose_write_config_byte (hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  361. /* Configure Latency Timer */
  362. pci_hose_write_config_byte (hose, dev, PCI_LATENCY_TIMER, 0x80);
  363. /* Disable interrupt line, if device says it wants to use interrupts */
  364. pci_hose_read_config_byte (hose, dev, PCI_INTERRUPT_PIN, &pin);
  365. if (pin != 0) {
  366. pci_hose_write_config_byte (hose, dev, PCI_INTERRUPT_LINE, 0xff);
  367. }
  368. pci_hose_read_config_dword (hose, dev, PCI_COMMAND, &old_command);
  369. pci_hose_write_config_dword (hose, dev, PCI_COMMAND,
  370. (old_command & 0xffff0000) | command);
  371. return 0;
  372. }
  373. /*
  374. *
  375. */
  376. struct pci_config_table *pci_find_config(struct pci_controller *hose,
  377. unsigned short class,
  378. unsigned int vendor,
  379. unsigned int device,
  380. unsigned int bus,
  381. unsigned int dev,
  382. unsigned int func)
  383. {
  384. struct pci_config_table *table;
  385. for (table = hose->config_table; table && table->vendor; table++) {
  386. if ((table->vendor == PCI_ANY_ID || table->vendor == vendor) &&
  387. (table->device == PCI_ANY_ID || table->device == device) &&
  388. (table->class == PCI_ANY_ID || table->class == class) &&
  389. (table->bus == PCI_ANY_ID || table->bus == bus) &&
  390. (table->dev == PCI_ANY_ID || table->dev == dev) &&
  391. (table->func == PCI_ANY_ID || table->func == func)) {
  392. return table;
  393. }
  394. }
  395. return NULL;
  396. }
  397. void pci_cfgfunc_config_device(struct pci_controller *hose,
  398. pci_dev_t dev,
  399. struct pci_config_table *entry)
  400. {
  401. pci_hose_config_device(hose, dev, entry->priv[0], entry->priv[1], entry->priv[2]);
  402. }
  403. void pci_cfgfunc_do_nothing(struct pci_controller *hose,
  404. pci_dev_t dev, struct pci_config_table *entry)
  405. {
  406. }
  407. /*
  408. *
  409. */
  410. /* HJF: Changed this to return int. I think this is required
  411. * to get the correct result when scanning bridges
  412. */
  413. extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
  414. extern void pciauto_config_init(struct pci_controller *hose);
  415. int __pci_skip_dev(struct pci_controller *hose, pci_dev_t dev)
  416. {
  417. /*
  418. * Check if pci device should be skipped in configuration
  419. */
  420. if (dev == PCI_BDF(hose->first_busno, 0, 0)) {
  421. #if defined(CONFIG_PCI_CONFIG_HOST_BRIDGE) /* don't skip host bridge */
  422. /*
  423. * Only skip configuration if "pciconfighost" is not set
  424. */
  425. if (getenv("pciconfighost") == NULL)
  426. return 1;
  427. #else
  428. return 1;
  429. #endif
  430. }
  431. return 0;
  432. }
  433. int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev)
  434. __attribute__((weak, alias("__pci_skip_dev")));
  435. #ifdef CONFIG_PCI_SCAN_SHOW
  436. int __pci_print_dev(struct pci_controller *hose, pci_dev_t dev)
  437. {
  438. if (dev == PCI_BDF(hose->first_busno, 0, 0))
  439. return 0;
  440. return 1;
  441. }
  442. int pci_print_dev(struct pci_controller *hose, pci_dev_t dev)
  443. __attribute__((weak, alias("__pci_print_dev")));
  444. #endif /* CONFIG_PCI_SCAN_SHOW */
  445. int pci_hose_scan_bus(struct pci_controller *hose, int bus)
  446. {
  447. unsigned int sub_bus, found_multi=0;
  448. unsigned short vendor, device, class;
  449. unsigned char header_type;
  450. struct pci_config_table *cfg;
  451. pci_dev_t dev;
  452. sub_bus = bus;
  453. for (dev = PCI_BDF(bus,0,0);
  454. dev < PCI_BDF(bus,PCI_MAX_PCI_DEVICES-1,PCI_MAX_PCI_FUNCTIONS-1);
  455. dev += PCI_BDF(0,0,1)) {
  456. if (pci_skip_dev(hose, dev))
  457. continue;
  458. if (PCI_FUNC(dev) && !found_multi)
  459. continue;
  460. pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &header_type);
  461. pci_hose_read_config_word(hose, dev, PCI_VENDOR_ID, &vendor);
  462. if (vendor != 0xffff && vendor != 0x0000) {
  463. if (!PCI_FUNC(dev))
  464. found_multi = header_type & 0x80;
  465. debug ("PCI Scan: Found Bus %d, Device %d, Function %d\n",
  466. PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev) );
  467. pci_hose_read_config_word(hose, dev, PCI_DEVICE_ID, &device);
  468. pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
  469. cfg = pci_find_config(hose, class, vendor, device,
  470. PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev));
  471. if (cfg) {
  472. cfg->config_device(hose, dev, cfg);
  473. sub_bus = max(sub_bus, hose->current_busno);
  474. #ifdef CONFIG_PCI_PNP
  475. } else {
  476. int n = pciauto_config_device(hose, dev);
  477. sub_bus = max(sub_bus, n);
  478. #endif
  479. }
  480. if (hose->fixup_irq)
  481. hose->fixup_irq(hose, dev);
  482. #ifdef CONFIG_PCI_SCAN_SHOW
  483. if (pci_print_dev(hose, dev)) {
  484. unsigned char int_line;
  485. pci_hose_read_config_byte(hose, dev, PCI_INTERRUPT_LINE,
  486. &int_line);
  487. printf(" %02x %02x %04x %04x %04x %02x\n",
  488. PCI_BUS(dev), PCI_DEV(dev), vendor, device, class,
  489. int_line);
  490. }
  491. #endif
  492. }
  493. }
  494. return sub_bus;
  495. }
  496. int pci_hose_scan(struct pci_controller *hose)
  497. {
  498. /* Start scan at current_busno.
  499. * PCIe will start scan at first_busno+1.
  500. */
  501. /* For legacy support, ensure current>=first */
  502. if (hose->first_busno > hose->current_busno)
  503. hose->current_busno = hose->first_busno;
  504. #ifdef CONFIG_PCI_PNP
  505. pciauto_config_init(hose);
  506. #endif
  507. return pci_hose_scan_bus(hose, hose->current_busno);
  508. }
  509. void pci_init(void)
  510. {
  511. #if defined(CONFIG_PCI_BOOTDELAY)
  512. char *s;
  513. int i;
  514. /* wait "pcidelay" ms (if defined)... */
  515. s = getenv ("pcidelay");
  516. if (s) {
  517. int val = simple_strtoul (s, NULL, 10);
  518. for (i=0; i<val; i++)
  519. udelay (1000);
  520. }
  521. #endif /* CONFIG_PCI_BOOTDELAY */
  522. /* now call board specific pci_init()... */
  523. pci_init_board();
  524. }