eNET.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * (C) Copyright 2008
  3. * Graeme Russ, graeme.russ@gmail.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/ic/sc520.h>
  26. #ifdef CONFIG_HW_WATCHDOG
  27. #include <watchdog.h>
  28. #endif
  29. #include "hardware.h"
  30. DECLARE_GLOBAL_DATA_PTR;
  31. #undef SC520_CDP_DEBUG
  32. #ifdef SC520_CDP_DEBUG
  33. #define PRINTF(fmt,args...) printf (fmt ,##args)
  34. #else
  35. #define PRINTF(fmt,args...)
  36. #endif
  37. unsigned long monitor_flash_len = CONFIG_SYS_MONITOR_LEN;
  38. void init_sc520_enet (void)
  39. {
  40. /* Set CPU Speed to 100MHz */
  41. write_mmcr_byte(SC520_CPUCTL, 1);
  42. gd->cpu_clk = 100000000;
  43. /* wait at least one millisecond */
  44. asm("movl $0x2000,%%ecx\n"
  45. "wait_loop: pushl %%ecx\n"
  46. "popl %%ecx\n"
  47. "loop wait_loop\n": : : "ecx");
  48. /* turn on the SDRAM write buffer */
  49. write_mmcr_byte(SC520_DBCTL, 0x11);
  50. /* turn on the cache and disable write through */
  51. asm("movl %%cr0, %%eax\n"
  52. "andl $0x9fffffff, %%eax\n"
  53. "movl %%eax, %%cr0\n" : : : "eax");
  54. }
  55. /*
  56. * Miscellaneous platform dependent initializations
  57. */
  58. int board_init(void)
  59. {
  60. init_sc520_enet();
  61. write_mmcr_byte(SC520_GPCSRT, 0x01); /* GP Chip Select Recovery Time */
  62. write_mmcr_byte(SC520_GPCSPW, 0x07); /* GP Chip Select Pulse Width */
  63. write_mmcr_byte(SC520_GPCSOFF, 0x00); /* GP Chip Select Offset */
  64. write_mmcr_byte(SC520_GPRDW, 0x05); /* GP Read pulse width */
  65. write_mmcr_byte(SC520_GPRDOFF, 0x01); /* GP Read offset */
  66. write_mmcr_byte(SC520_GPWRW, 0x05); /* GP Write pulse width */
  67. write_mmcr_byte(SC520_GPWROFF, 0x01); /* GP Write offset */
  68. write_mmcr_word(SC520_PIODATA15_0, 0x0630); /* PIO15_PIO0 Data */
  69. write_mmcr_word(SC520_PIODATA31_16, 0x2000); /* PIO31_PIO16 Data */
  70. write_mmcr_word(SC520_PIODIR31_16, 0x2000); /* GPIO Direction */
  71. write_mmcr_word(SC520_PIODIR15_0, 0x87b5); /* GPIO Direction */
  72. write_mmcr_word(SC520_PIOPFS31_16, 0x0dfe); /* GPIO pin function 31-16 reg */
  73. write_mmcr_word(SC520_PIOPFS15_0, 0x200a); /* GPIO pin function 15-0 reg */
  74. write_mmcr_byte(SC520_CSPFS, 0x00f8); /* Chip Select Pin Function Select */
  75. write_mmcr_long(SC520_PAR2, 0x200713f8); /* Uart A (GPCS0, 0x013f8, 8 Bytes) */
  76. write_mmcr_long(SC520_PAR3, 0x2c0712f8); /* Uart B (GPCS3, 0x012f8, 8 Bytes) */
  77. write_mmcr_long(SC520_PAR4, 0x300711f8); /* Uart C (GPCS4, 0x011f8, 8 Bytes) */
  78. write_mmcr_long(SC520_PAR5, 0x340710f8); /* Uart D (GPCS5, 0x010f8, 8 Bytes) */
  79. write_mmcr_long(SC520_PAR6, 0xe3ffc000); /* SDRAM (0x00000000, 128MB) */
  80. write_mmcr_long(SC520_PAR7, 0xaa3fd000); /* StrataFlash (ROMCS1, 0x10000000, 16MB) */
  81. write_mmcr_long(SC520_PAR8, 0xca3fd100); /* StrataFlash (ROMCS2, 0x11000000, 16MB) */
  82. write_mmcr_long(SC520_PAR9, 0x4203d900); /* SRAM (GPCS0, 0x19000000, 1MB) */
  83. write_mmcr_long(SC520_PAR10, 0x4e03d910); /* SRAM (GPCS3, 0x19100000, 1MB) */
  84. write_mmcr_long(SC520_PAR11, 0x50018100); /* DP-RAM (GPCS4, 0x18100000, 4kB) */
  85. write_mmcr_long(SC520_PAR12, 0x54020000); /* CFLASH1 (0x200000000, 4kB) */
  86. write_mmcr_long(SC520_PAR13, 0x5c020001); /* CFLASH2 (0x200010000, 4kB) */
  87. /* write_mmcr_long(SC520_PAR14, 0x8bfff800); */ /* BOOTCS at 0x18000000 */
  88. /* write_mmcr_long(SC520_PAR15, 0x38201000); */ /* LEDs etc (GPCS6, 0x1000, 20 Bytes */
  89. /* Disable Watchdog */
  90. write_mmcr_word(0x0cb0, 0x3333);
  91. write_mmcr_word(0x0cb0, 0xcccc);
  92. write_mmcr_word(0x0cb0, 0x0000);
  93. /* Chip Select Configuration */
  94. write_mmcr_word(SC520_BOOTCSCTL, 0x0033);
  95. write_mmcr_word(SC520_ROMCS1CTL, 0x0615);
  96. write_mmcr_word(SC520_ROMCS2CTL, 0x0615);
  97. write_mmcr_byte(SC520_ADDDECCTL, 0x02);
  98. write_mmcr_byte(SC520_UART1CTL, 0x07);
  99. write_mmcr_byte(SC520_SYSARBCTL,0x06);
  100. write_mmcr_word(SC520_SYSARBMENB, 0x0003);
  101. /* Crystal is 33.000MHz */
  102. gd->bus_clk = 33000000;
  103. return 0;
  104. }
  105. int dram_init(void)
  106. {
  107. init_sc520_dram();
  108. return 0;
  109. }
  110. void show_boot_progress(int val)
  111. {
  112. uchar led_mask;
  113. led_mask = 0x00;
  114. if (val < 0)
  115. led_mask |= LED_ERR_BITMASK;
  116. led_mask |= (uchar)(val & 0x001f);
  117. outb(led_mask, LED_LATCH_ADDRESS);
  118. }
  119. int last_stage_init(void)
  120. {
  121. int minor;
  122. int major;
  123. major = minor = 0;
  124. printf("Serck Controls eNET\n");
  125. return 0;
  126. }
  127. ulong board_flash_get_legacy (ulong base, int banknum, flash_info_t * info)
  128. {
  129. if (banknum == 0) { /* non-CFI boot flash */
  130. info->portwidth = FLASH_CFI_8BIT;
  131. info->chipwidth = FLASH_CFI_BY8;
  132. info->interface = FLASH_CFI_X8;
  133. return 1;
  134. } else
  135. return 0;
  136. }