mpc8xxx_spi.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182
  1. /*
  2. * Copyright (c) 2006 Ben Warren, Qstreams Networks Inc.
  3. * With help from the common/soft_spi and arch/powerpc/cpu/mpc8260 drivers
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <malloc.h>
  25. #include <spi.h>
  26. #include <asm/mpc8xxx_spi.h>
  27. #define SPI_EV_NE (0x80000000 >> 22) /* Receiver Not Empty */
  28. #define SPI_EV_NF (0x80000000 >> 23) /* Transmitter Not Full */
  29. #define SPI_MODE_LOOP (0x80000000 >> 1) /* Loopback mode */
  30. #define SPI_MODE_REV (0x80000000 >> 5) /* Reverse mode - MSB first */
  31. #define SPI_MODE_MS (0x80000000 >> 6) /* Always master */
  32. #define SPI_MODE_EN (0x80000000 >> 7) /* Enable interface */
  33. #define SPI_TIMEOUT 1000
  34. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  35. unsigned int max_hz, unsigned int mode)
  36. {
  37. struct spi_slave *slave;
  38. if (!spi_cs_is_valid(bus, cs))
  39. return NULL;
  40. slave = spi_alloc_slave_base(bus, cs);
  41. if (!slave)
  42. return NULL;
  43. /*
  44. * TODO: Some of the code in spi_init() should probably move
  45. * here, or into spi_claim_bus() below.
  46. */
  47. return slave;
  48. }
  49. void spi_free_slave(struct spi_slave *slave)
  50. {
  51. free(slave);
  52. }
  53. void spi_init(void)
  54. {
  55. volatile spi8xxx_t *spi = &((immap_t *) (CONFIG_SYS_IMMR))->spi;
  56. /*
  57. * SPI pins on the MPC83xx are not muxed, so all we do is initialize
  58. * some registers
  59. */
  60. spi->mode = SPI_MODE_REV | SPI_MODE_MS | SPI_MODE_EN;
  61. spi->mode = (spi->mode & 0xfff0ffff) | (1 << 16); /* Use SYSCLK / 8
  62. (16.67MHz typ.) */
  63. spi->event = 0xffffffff; /* Clear all SPI events */
  64. spi->mask = 0x00000000; /* Mask all SPI interrupts */
  65. spi->com = 0; /* LST bit doesn't do anything, so disregard */
  66. }
  67. int spi_claim_bus(struct spi_slave *slave)
  68. {
  69. return 0;
  70. }
  71. void spi_release_bus(struct spi_slave *slave)
  72. {
  73. }
  74. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  75. void *din, unsigned long flags)
  76. {
  77. volatile spi8xxx_t *spi = &((immap_t *) (CONFIG_SYS_IMMR))->spi;
  78. unsigned int tmpdout, tmpdin, event;
  79. int numBlks = bitlen / 32 + (bitlen % 32 ? 1 : 0);
  80. int tm, isRead = 0;
  81. unsigned char charSize = 32;
  82. debug("spi_xfer: slave %u:%u dout %08X din %08X bitlen %u\n",
  83. slave->bus, slave->cs, *(uint *) dout, *(uint *) din, bitlen);
  84. if (flags & SPI_XFER_BEGIN)
  85. spi_cs_activate(slave);
  86. spi->event = 0xffffffff; /* Clear all SPI events */
  87. /* handle data in 32-bit chunks */
  88. while (numBlks--) {
  89. tmpdout = 0;
  90. charSize = (bitlen >= 32 ? 32 : bitlen);
  91. /* Shift data so it's msb-justified */
  92. tmpdout = *(u32 *) dout >> (32 - charSize);
  93. /* The LEN field of the SPMODE register is set as follows:
  94. *
  95. * Bit length setting
  96. * len <= 4 3
  97. * 4 < len <= 16 len - 1
  98. * len > 16 0
  99. */
  100. spi->mode &= ~SPI_MODE_EN;
  101. if (bitlen <= 16) {
  102. if (bitlen <= 4)
  103. spi->mode = (spi->mode & 0xff0fffff) |
  104. (3 << 20);
  105. else
  106. spi->mode = (spi->mode & 0xff0fffff) |
  107. ((bitlen - 1) << 20);
  108. } else {
  109. spi->mode = (spi->mode & 0xff0fffff);
  110. /* Set up the next iteration if sending > 32 bits */
  111. bitlen -= 32;
  112. dout += 4;
  113. }
  114. spi->mode |= SPI_MODE_EN;
  115. spi->tx = tmpdout; /* Write the data out */
  116. debug("*** spi_xfer: ... %08x written\n", tmpdout);
  117. /*
  118. * Wait for SPI transmit to get out
  119. * or time out (1 second = 1000 ms)
  120. * The NE event must be read and cleared first
  121. */
  122. for (tm = 0, isRead = 0; tm < SPI_TIMEOUT; ++tm) {
  123. event = spi->event;
  124. if (event & SPI_EV_NE) {
  125. tmpdin = spi->rx;
  126. spi->event |= SPI_EV_NE;
  127. isRead = 1;
  128. *(u32 *) din = (tmpdin << (32 - charSize));
  129. if (charSize == 32) {
  130. /* Advance output buffer by 32 bits */
  131. din += 4;
  132. }
  133. }
  134. /*
  135. * Only bail when we've had both NE and NF events.
  136. * This will cause timeouts on RO devices, so maybe
  137. * in the future put an arbitrary delay after writing
  138. * the device. Arbitrary delays suck, though...
  139. */
  140. if (isRead && (event & SPI_EV_NF))
  141. break;
  142. }
  143. if (tm >= SPI_TIMEOUT)
  144. puts("*** spi_xfer: Time out during SPI transfer");
  145. debug("*** spi_xfer: transfer ended. Value=%08x\n", tmpdin);
  146. }
  147. if (flags & SPI_XFER_END)
  148. spi_cs_deactivate(slave);
  149. return 0;
  150. }