MPC8349EMDS.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * mpc8349emds board configuration file
  25. *
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #define DEBUG
  30. #undef DEBUG
  31. /*
  32. * High Level Configuration Options
  33. */
  34. #define CONFIG_E300 1 /* E300 Family */
  35. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  36. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  37. #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
  38. /* FIXME: Real PCI support will come in a follow-up update. */
  39. #undef CONFIG_PCI
  40. #define PCI_66M
  41. #ifdef PCI_66M
  42. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  43. #else
  44. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  45. #endif
  46. #ifndef CONFIG_SYS_CLK_FREQ
  47. #ifdef PCI_66M
  48. #define CONFIG_SYS_CLK_FREQ 66000000
  49. #else
  50. #define CONFIG_SYS_CLK_FREQ 33000000
  51. #endif
  52. #endif
  53. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  54. #define CFG_IMMRBAR 0xE0000000
  55. #undef CFG_DRAM_TEST /* memory test, takes time */
  56. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  57. #define CFG_MEMTEST_END 0x00100000
  58. /*
  59. * DDR Setup
  60. */
  61. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  62. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  63. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  64. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  65. #define CFG_SDRAM_BASE CFG_DDR_BASE
  66. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  67. #undef CONFIG_DDR_2T_TIMING
  68. #if defined(CONFIG_SPD_EEPROM)
  69. /*
  70. * Determine DDR configuration from I2C interface.
  71. */
  72. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  73. #else
  74. /*
  75. * Manually set up DDR parameters
  76. */
  77. #define CFG_DDR_SIZE 128 /* Mb */
  78. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9)
  79. #define CFG_DDR_TIMING_1 0x37344321
  80. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  81. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  82. #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  83. #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
  84. #endif
  85. /*
  86. * SDRAM on the Local Bus
  87. */
  88. #define CFG_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
  89. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  90. /*
  91. * FLASH on the Local Bus
  92. */
  93. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  94. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  95. #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */
  96. #define CFG_FLASH_SIZE 8 /* flash size in MB */
  97. /* #define CFG_FLASH_USE_BUFFER_WRITE */
  98. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \
  99. (2 << BR_PS_SHIFT) | /* 32 bit port size */ \
  100. BR_V) /* valid */
  101. #define CFG_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */
  102. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */
  103. #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
  104. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  105. #define CFG_MAX_FLASH_SECT 64 /* sectors per device */
  106. #undef CFG_FLASH_CHECKSUM
  107. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  108. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  109. #define CFG_MID_FLASH_JUMP 0x7F000000
  110. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  111. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  112. #define CFG_RAMBOOT
  113. #else
  114. #undef CFG_RAMBOOT
  115. #endif
  116. /*
  117. * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
  118. */
  119. #define CFG_BCSR 0xF8000000
  120. #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */
  121. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  122. #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */
  123. #define CFG_OR1_PRELIM 0xFFFFE8F0 /* length 32K */
  124. #define CONFIG_L1_INIT_RAM
  125. #define CFG_INIT_RAM_LOCK 1
  126. #define CFG_INIT_RAM_ADDR 0xE8000000 /* Initial RAM address */
  127. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  128. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  129. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  130. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  131. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  132. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  133. /*
  134. * Local Bus LCRR and LBCR regs
  135. * LCRR: DLL bypass, Clock divider is 4
  136. * External Local Bus rate is
  137. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  138. */
  139. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  140. #define CFG_LBC_LBCR 0x00000000
  141. #define CFG_LB_SDRAM /* if board has SRDAM on local bus */
  142. #ifdef CFG_LB_SDRAM
  143. /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
  144. /*
  145. * Base Register 2 and Option Register 2 configure SDRAM.
  146. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  147. *
  148. * For BR2, need:
  149. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  150. * port-size = 32-bits = BR2[19:20] = 11
  151. * no parity checking = BR2[21:22] = 00
  152. * SDRAM for MSEL = BR2[24:26] = 011
  153. * Valid = BR[31] = 1
  154. *
  155. * 0 4 8 12 16 20 24 28
  156. * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
  157. *
  158. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  159. * FIXME: the top 17 bits of BR2.
  160. */
  161. #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
  162. #define CFG_LBLAWBAR2_PRELIM 0xF0000000
  163. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */
  164. /*
  165. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  166. *
  167. * For OR2, need:
  168. * 64MB mask for AM, OR2[0:7] = 1111 1100
  169. * XAM, OR2[17:18] = 11
  170. * 9 columns OR2[19-21] = 010
  171. * 13 rows OR2[23-25] = 100
  172. * EAD set for extra time OR[31] = 1
  173. *
  174. * 0 4 8 12 16 20 24 28
  175. * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
  176. */
  177. #define CFG_OR2_PRELIM 0xFC006901
  178. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  179. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  180. /*
  181. * LSDMR masks
  182. */
  183. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  184. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  185. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  186. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  187. #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16))
  188. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  189. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  190. #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19))
  191. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  192. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  193. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  194. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  195. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  196. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  197. #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27))
  198. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  199. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  200. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  201. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  202. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  203. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  204. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  205. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  206. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  207. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  208. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  209. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \
  210. | CFG_LBC_LSDMR_BSMA1516 \
  211. | CFG_LBC_LSDMR_RFCR8 \
  212. | CFG_LBC_LSDMR_PRETOACT6 \
  213. | CFG_LBC_LSDMR_ACTTORW3 \
  214. | CFG_LBC_LSDMR_BL8 \
  215. | CFG_LBC_LSDMR_WRC3 \
  216. | CFG_LBC_LSDMR_CL3 \
  217. )
  218. /*
  219. * SDRAM Controller configuration sequence.
  220. */
  221. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  222. | CFG_LBC_LSDMR_OP_PCHALL)
  223. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  224. | CFG_LBC_LSDMR_OP_ARFRSH)
  225. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  226. | CFG_LBC_LSDMR_OP_ARFRSH)
  227. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  228. | CFG_LBC_LSDMR_OP_MRW)
  229. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  230. | CFG_LBC_LSDMR_OP_NORMAL)
  231. #endif
  232. /*
  233. * Serial Port
  234. */
  235. #define CONFIG_CONS_INDEX 1
  236. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  237. #define CFG_NS16550
  238. #define CFG_NS16550_SERIAL
  239. #define CFG_NS16550_REG_SIZE 1
  240. #define CFG_NS16550_CLK get_bus_freq(0)
  241. #define CFG_BAUDRATE_TABLE \
  242. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  243. #define CFG_NS16550_COM1 (CFG_IMMRBAR+0x4500)
  244. #define CFG_NS16550_COM2 (CFG_IMMRBAR+0x4600)
  245. /* Use the HUSH parser */
  246. #define CFG_HUSH_PARSER
  247. #ifdef CFG_HUSH_PARSER
  248. #define CFG_PROMPT_HUSH_PS2 "> "
  249. #endif
  250. /* I2C */
  251. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  252. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  253. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  254. #define CFG_I2C_SLAVE 0x7F
  255. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  256. #define CFG_I2C_OFFSET 0x3000
  257. #define CFG_I2C2_OFFSET 0x3100
  258. /* TSEC */
  259. #define CFG_TSEC1_OFFSET 0x24000
  260. #define CFG_TSEC1 (CFG_IMMRBAR+CFG_TSEC1_OFFSET)
  261. #define CFG_TSEC2_OFFSET 0x25000
  262. #define CFG_TSEC2 (CFG_IMMRBAR+CFG_TSEC2_OFFSET)
  263. /* IO Configuration */
  264. #define CFG_IO_CONF (\
  265. IO_CONF_UART |\
  266. IO_CONF_TSEC1 |\
  267. IO_CONF_IRQ0 |\
  268. IO_CONF_IRQ1 |\
  269. IO_CONF_IRQ2 |\
  270. IO_CONF_IRQ3 |\
  271. IO_CONF_IRQ4 |\
  272. IO_CONF_IRQ5 |\
  273. IO_CONF_IRQ6 |\
  274. IO_CONF_IRQ7 )
  275. /*
  276. * General PCI
  277. * Addresses are mapped 1-1.
  278. */
  279. #define CFG_PCI1_MEM_BASE 0x80000000
  280. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  281. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  282. #define CFG_PCI1_IO_BASE 0x00000000
  283. #define CFG_PCI1_IO_PHYS 0xe2000000
  284. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  285. #define CFG_PCI2_MEM_BASE 0xA0000000
  286. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  287. #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
  288. #define CFG_PCI2_IO_BASE 0x00000000
  289. #define CFG_PCI2_IO_PHYS 0xe3000000
  290. #define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */
  291. #if defined(CONFIG_PCI)
  292. #define PCI_ALL_PCI1
  293. #if defined(PCI_64BIT)
  294. #undef PCI_ALL_PCI1
  295. #undef PCI_TWO_PCI1
  296. #undef PCI_ONE_PCI1
  297. #endif
  298. #define CONFIG_NET_MULTI
  299. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  300. #undef CONFIG_EEPRO100
  301. #undef CONFIG_TULIP
  302. #if !defined(CONFIG_PCI_PNP)
  303. #define PCI_ENET0_IOADDR 0xFIXME
  304. #define PCI_ENET0_MEMADDR 0xFIXME
  305. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  306. #endif
  307. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  308. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  309. #endif /* CONFIG_PCI */
  310. /*
  311. * TSEC configuration
  312. */
  313. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  314. #if defined(CONFIG_TSEC_ENET)
  315. #ifndef CONFIG_NET_MULTI
  316. #define CONFIG_NET_MULTI 1
  317. #endif
  318. #define CONFIG_GMII 1 /* MII PHY management */
  319. #define CONFIG_MPC83XX_TSEC1 1
  320. #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0"
  321. #define CONFIG_MPC83XX_TSEC2 1
  322. #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1"
  323. #define TSEC1_PHY_ADDR 0
  324. #define TSEC2_PHY_ADDR 1
  325. #define TSEC1_PHYIDX 0
  326. #define TSEC2_PHYIDX 0
  327. /* Options are: TSEC[0-1] */
  328. #define CONFIG_ETHPRIME "TSEC0"
  329. #endif /* CONFIG_TSEC_ENET */
  330. /*
  331. * Configure on-board RTC
  332. */
  333. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  334. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  335. /*
  336. * Environment
  337. */
  338. #ifndef CFG_RAMBOOT
  339. #define CFG_ENV_IS_IN_FLASH 1
  340. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  341. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  342. #define CFG_ENV_SIZE 0x2000
  343. /* Address and size of Redundant Environment Sector */
  344. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  345. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  346. #else
  347. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  348. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  349. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  350. #define CFG_ENV_SIZE 0x2000
  351. #endif
  352. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  353. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  354. #if defined(CFG_RAMBOOT)
  355. #if defined(CONFIG_PCI)
  356. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  357. | CFG_CMD_PING \
  358. | CFG_CMD_PCI \
  359. | CFG_CMD_I2C \
  360. | CFG_CMD_DATE) \
  361. & \
  362. ~(CFG_CMD_ENV \
  363. | CFG_CMD_LOADS))
  364. #else
  365. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  366. | CFG_CMD_PING \
  367. | CFG_CMD_I2C \
  368. | CFG_CMD_DATE) \
  369. & \
  370. ~(CFG_CMD_ENV \
  371. | CFG_CMD_LOADS))
  372. #endif
  373. #else
  374. #if defined(CONFIG_PCI)
  375. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  376. | CFG_CMD_PCI \
  377. | CFG_CMD_PING \
  378. | CFG_CMD_I2C \
  379. | CFG_CMD_DATE \
  380. )
  381. #else
  382. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  383. | CFG_CMD_PING \
  384. | CFG_CMD_I2C \
  385. | CFG_CMD_MII \
  386. | CFG_CMD_DATE \
  387. )
  388. #endif
  389. #endif
  390. #include <cmd_confdefs.h>
  391. #undef CONFIG_WATCHDOG /* watchdog disabled */
  392. /*
  393. * Miscellaneous configurable options
  394. */
  395. #define CFG_LONGHELP /* undef to save memory */
  396. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  397. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  398. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  399. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  400. #else
  401. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  402. #endif
  403. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  404. #define CFG_MAXARGS 16 /* max number of command args */
  405. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  406. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  407. /*
  408. * For booting Linux, the board info and command line data
  409. * have to be in the first 8 MB of memory, since this is
  410. * the maximum mapped by the Linux kernel during initialization.
  411. */
  412. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  413. /* Cache Configuration */
  414. #define CFG_DCACHE_SIZE 32768
  415. #define CFG_CACHELINE_SIZE 32
  416. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  417. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  418. #endif
  419. #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  420. #if 1 /*528/264*/
  421. #define CFG_HRCW_LOW (\
  422. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  423. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  424. HRCWL_CSB_TO_CLKIN_4X1 |\
  425. HRCWL_VCO_1X2 |\
  426. HRCWL_CORE_TO_CSB_2X1)
  427. #elif 0 /*396/132*/
  428. #define CFG_HRCW_LOW (\
  429. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  430. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  431. HRCWL_CSB_TO_CLKIN_2X1 |\
  432. HRCWL_VCO_1X4 |\
  433. HRCWL_CORE_TO_CSB_3X1)
  434. #elif 0 /*264/132*/
  435. #define CFG_HRCW_LOW (\
  436. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  437. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  438. HRCWL_CSB_TO_CLKIN_2X1 |\
  439. HRCWL_VCO_1X4 |\
  440. HRCWL_CORE_TO_CSB_2X1)
  441. #elif 0 /*132/132*/
  442. #define CFG_HRCW_LOW (\
  443. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  444. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  445. HRCWL_CSB_TO_CLKIN_2X1 |\
  446. HRCWL_VCO_1X4 |\
  447. HRCWL_CORE_TO_CSB_1X1)
  448. #elif 0 /*264/264 */
  449. #define CFG_HRCW_LOW (\
  450. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  451. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  452. HRCWL_CSB_TO_CLKIN_4X1 |\
  453. HRCWL_VCO_1X4 |\
  454. HRCWL_CORE_TO_CSB_1X1)
  455. #endif
  456. #if defined(PCI_64BIT)
  457. #define CFG_HRCW_HIGH (\
  458. HRCWH_PCI_HOST |\
  459. HRCWH_64_BIT_PCI |\
  460. HRCWH_PCI1_ARBITER_ENABLE |\
  461. HRCWH_PCI2_ARBITER_DISABLE |\
  462. HRCWH_CORE_ENABLE |\
  463. HRCWH_FROM_0X00000100 |\
  464. HRCWH_BOOTSEQ_DISABLE |\
  465. HRCWH_SW_WATCHDOG_DISABLE |\
  466. HRCWH_ROM_LOC_LOCAL_16BIT |\
  467. HRCWH_TSEC1M_IN_GMII |\
  468. HRCWH_TSEC2M_IN_GMII )
  469. #else
  470. #define CFG_HRCW_HIGH (\
  471. HRCWH_PCI_HOST |\
  472. HRCWH_32_BIT_PCI |\
  473. HRCWH_PCI1_ARBITER_ENABLE |\
  474. HRCWH_PCI2_ARBITER_ENABLE |\
  475. HRCWH_CORE_ENABLE |\
  476. HRCWH_FROM_0X00000100 |\
  477. HRCWH_BOOTSEQ_DISABLE |\
  478. HRCWH_SW_WATCHDOG_DISABLE |\
  479. HRCWH_ROM_LOC_LOCAL_16BIT |\
  480. HRCWH_TSEC1M_IN_GMII |\
  481. HRCWH_TSEC2M_IN_GMII )
  482. #endif
  483. /* System IO Config */
  484. #define CFG_SICRH SICRH_TSOBI1
  485. #define CFG_SICRL SICRL_LDP_A
  486. #define CFG_HID0_INIT 0x000000000
  487. #define CFG_HID0_FINAL CFG_HID0_INIT
  488. /* #define CFG_HID0_FINAL (\
  489. HID0_ENABLE_INSTRUCTION_CACHE |\
  490. HID0_ENABLE_M_BIT |\
  491. HID0_ENABLE_ADDRESS_BROADCAST ) */
  492. #define CFG_HID2 HID2_HBE
  493. /* DDR @ 0x00000000 */
  494. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  495. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  496. /* PCI @ 0x80000000 */
  497. #ifdef CONFIG_PCI
  498. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  499. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  500. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  501. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  502. #else
  503. #define CFG_IBAT1L (0)
  504. #define CFG_IBAT1U (0)
  505. #define CFG_IBAT2L (0)
  506. #define CFG_IBAT2U (0)
  507. #endif
  508. /* IMMRBAR @ 0xE0000000 */
  509. #define CFG_IBAT3L (CFG_IMMRBAR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  510. #define CFG_IBAT3U (CFG_IMMRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
  511. /* stack in DCACHE (no backing mem) @ 0xE8000000 */
  512. #define CFG_IBAT4L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  513. #define CFG_IBAT4U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  514. /* LBC SDRAM @ 0xF0000000 */
  515. #define CFG_IBAT5L (CFG_LBC_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  516. #define CFG_IBAT5U (CFG_LBC_SDRAM_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
  517. /* BCSR @ 0xF8000000 */
  518. #define CFG_IBAT6L (CFG_BCSR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  519. #define CFG_IBAT6U (CFG_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
  520. /* FLASH @ 0xFE000000 */
  521. #define CFG_IBAT7L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  522. #define CFG_IBAT7U (CFG_FLASH_BASE | BATU_BL_8M | BATU_VS | BATU_VP)
  523. #define CFG_DBAT0L CFG_IBAT0L
  524. #define CFG_DBAT0U CFG_IBAT0U
  525. #define CFG_DBAT1L CFG_IBAT1L
  526. #define CFG_DBAT1U CFG_IBAT1U
  527. #define CFG_DBAT2L CFG_IBAT2L
  528. #define CFG_DBAT2U CFG_IBAT2U
  529. #define CFG_DBAT3L CFG_IBAT3L
  530. #define CFG_DBAT3U CFG_IBAT3U
  531. #define CFG_DBAT4L CFG_IBAT4L
  532. #define CFG_DBAT4U CFG_IBAT4U
  533. #define CFG_DBAT5L CFG_IBAT5L
  534. #define CFG_DBAT5U CFG_IBAT5U
  535. #define CFG_DBAT6L CFG_IBAT6L
  536. #define CFG_DBAT6U CFG_IBAT6U
  537. #define CFG_DBAT7L CFG_IBAT7L
  538. #define CFG_DBAT7U CFG_IBAT7U
  539. /*
  540. * Internal Definitions
  541. *
  542. * Boot Flags
  543. */
  544. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  545. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  546. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  547. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  548. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  549. #endif
  550. /*
  551. * Environment Configuration
  552. */
  553. #define CONFIG_ENV_OVERWRITE
  554. #if defined(CONFIG_TSEC_ENET)
  555. #define CONFIG_ETHADDR 00:04:9f:ef:23:33
  556. #define CONFIG_HAS_ETH1
  557. #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21
  558. #endif
  559. #define CONFIG_IPADDR 192.168.205.5
  560. #define CONFIG_HOSTNAME mpc8349emds
  561. #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
  562. #define CONFIG_BOOTFILE /tftpboot/tqm83xx/uImage
  563. #define CONFIG_SERVERIP 192.168.1.1
  564. #define CONFIG_GATEWAYIP 192.168.1.1
  565. #define CONFIG_NETMASK 255.255.255.0
  566. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  567. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  568. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  569. #define CONFIG_BAUDRATE 115200
  570. #define CONFIG_PREBOOT "echo;" \
  571. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  572. "echo"
  573. #define CONFIG_EXTRA_ENV_SETTINGS \
  574. "netdev=eth0\0" \
  575. "hostname=mpc8349emds\0" \
  576. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  577. "nfsroot=${serverip}:${rootpath}\0" \
  578. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  579. "addip=setenv bootargs ${bootargs} " \
  580. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  581. ":${hostname}:${netdev}:off panic=1\0" \
  582. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  583. "flash_nfs=run nfsargs addip addtty;" \
  584. "bootm ${kernel_addr}\0" \
  585. "flash_self=run ramargs addip addtty;" \
  586. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  587. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  588. "bootm\0" \
  589. "rootpath=/opt/eldk/ppc_6xx\0" \
  590. "bootfile=/tftpboot/mpc8349emds/uImage\0" \
  591. "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
  592. "update=protect off fe000000 fe03ffff; " \
  593. "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \
  594. "upd=run load;run update\0" \
  595. ""
  596. #define CONFIG_BOOTCOMMAND "run flash_self"
  597. #endif /* __CONFIG_H */