util.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_law.h>
  10. #include <div64.h>
  11. #include "ddr.h"
  12. /* To avoid 64-bit full-divides, we factor this here */
  13. #define ULL_2E12 2000000000000ULL
  14. #define UL_5POW12 244140625UL
  15. #define UL_2POW13 (1UL << 13)
  16. #define ULL_8FS 0xFFFFFFFFULL
  17. /*
  18. * Round up mclk_ps to nearest 1 ps in memory controller code
  19. * if the error is 0.5ps or more.
  20. *
  21. * If an imprecise data rate is too high due to rounding error
  22. * propagation, compute a suitably rounded mclk_ps to compute
  23. * a working memory controller configuration.
  24. */
  25. unsigned int get_memory_clk_period_ps(void)
  26. {
  27. unsigned int data_rate = get_ddr_freq(0);
  28. unsigned int result;
  29. /* Round to nearest 10ps, being careful about 64-bit multiply/divide */
  30. unsigned long long rem, mclk_ps = ULL_2E12;
  31. /* Now perform the big divide, the result fits in 32-bits */
  32. rem = do_div(mclk_ps, data_rate);
  33. result = (rem >= (data_rate >> 1)) ? mclk_ps + 1 : mclk_ps;
  34. return result;
  35. }
  36. /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
  37. unsigned int picos_to_mclk(unsigned int picos)
  38. {
  39. unsigned long long clks, clks_rem;
  40. unsigned long data_rate = get_ddr_freq(0);
  41. /* Short circuit for zero picos */
  42. if (!picos)
  43. return 0;
  44. /* First multiply the time by the data rate (32x32 => 64) */
  45. clks = picos * (unsigned long long)data_rate;
  46. /*
  47. * Now divide by 5^12 and track the 32-bit remainder, then divide
  48. * by 2*(2^12) using shifts (and updating the remainder).
  49. */
  50. clks_rem = do_div(clks, UL_5POW12);
  51. clks_rem += (clks & (UL_2POW13-1)) * UL_5POW12;
  52. clks >>= 13;
  53. /* If we had a remainder greater than the 1ps error, then round up */
  54. if (clks_rem > data_rate)
  55. clks++;
  56. /* Clamp to the maximum representable value */
  57. if (clks > ULL_8FS)
  58. clks = ULL_8FS;
  59. return (unsigned int) clks;
  60. }
  61. unsigned int mclk_to_picos(unsigned int mclk)
  62. {
  63. return get_memory_clk_period_ps() * mclk;
  64. }
  65. void
  66. __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  67. unsigned int memctl_interleaved,
  68. unsigned int ctrl_num)
  69. {
  70. unsigned long long base = memctl_common_params->base_address;
  71. unsigned long long size = memctl_common_params->total_mem;
  72. /*
  73. * If no DIMMs on this controller, do not proceed any further.
  74. */
  75. if (!memctl_common_params->ndimms_present) {
  76. return;
  77. }
  78. #if !defined(CONFIG_PHYS_64BIT)
  79. if (base >= CONFIG_MAX_MEM_MAPPED)
  80. return;
  81. if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
  82. size = CONFIG_MAX_MEM_MAPPED - base;
  83. #endif
  84. if (ctrl_num == 0) {
  85. /*
  86. * Set up LAW for DDR controller 1 space.
  87. */
  88. unsigned int lawbar1_target_id = memctl_interleaved
  89. ? LAW_TRGT_IF_DDR_INTRLV : LAW_TRGT_IF_DDR_1;
  90. if (set_ddr_laws(base, size, lawbar1_target_id) < 0) {
  91. printf("%s: ERROR (ctrl #0, intrlv=%d)\n", __func__,
  92. memctl_interleaved);
  93. return ;
  94. }
  95. } else if (ctrl_num == 1) {
  96. if (set_ddr_laws(base, size, LAW_TRGT_IF_DDR_2) < 0) {
  97. printf("%s: ERROR (ctrl #1)\n", __func__);
  98. return ;
  99. }
  100. } else {
  101. printf("%s: unexpected DDR controller number (%u)\n", __func__,
  102. ctrl_num);
  103. }
  104. }
  105. __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
  106. fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  107. unsigned int memctl_interleaved,
  108. unsigned int ctrl_num);
  109. void board_add_ram_info(int use_default)
  110. {
  111. #if defined(CONFIG_MPC83xx)
  112. immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  113. ccsr_ddr_t *ddr = (void *)&immap->ddr;
  114. #elif defined(CONFIG_MPC85xx)
  115. ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  116. #elif defined(CONFIG_MPC86xx)
  117. ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC86xx_DDR_ADDR);
  118. #endif
  119. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  120. uint32_t cs0_config = in_be32(&ddr->cs0_config);
  121. #endif
  122. uint32_t sdram_cfg = in_be32(&ddr->sdram_cfg);
  123. int cas_lat;
  124. puts(" (DDR");
  125. switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  126. SDRAM_CFG_SDRAM_TYPE_SHIFT) {
  127. case SDRAM_TYPE_DDR1:
  128. puts("1");
  129. break;
  130. case SDRAM_TYPE_DDR2:
  131. puts("2");
  132. break;
  133. case SDRAM_TYPE_DDR3:
  134. puts("3");
  135. break;
  136. default:
  137. puts("?");
  138. break;
  139. }
  140. if (sdram_cfg & SDRAM_CFG_32_BE)
  141. puts(", 32-bit");
  142. else if (sdram_cfg & SDRAM_CFG_16_BE)
  143. puts(", 16-bit");
  144. else
  145. puts(", 64-bit");
  146. /* Calculate CAS latency based on timing cfg values */
  147. cas_lat = ((in_be32(&ddr->timing_cfg_1) >> 16) & 0xf) + 1;
  148. if ((in_be32(&ddr->timing_cfg_3) >> 12) & 1)
  149. cas_lat += (8 << 1);
  150. printf(", CL=%d", cas_lat >> 1);
  151. if (cas_lat & 0x1)
  152. puts(".5");
  153. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  154. puts(", ECC on)");
  155. else
  156. puts(", ECC off)");
  157. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  158. if (cs0_config & 0x20000000) {
  159. puts("\n");
  160. puts(" DDR Controller Interleaving Mode: ");
  161. switch ((cs0_config >> 24) & 0xf) {
  162. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  163. puts("cache line");
  164. break;
  165. case FSL_DDR_PAGE_INTERLEAVING:
  166. puts("page");
  167. break;
  168. case FSL_DDR_BANK_INTERLEAVING:
  169. puts("bank");
  170. break;
  171. case FSL_DDR_SUPERBANK_INTERLEAVING:
  172. puts("super-bank");
  173. break;
  174. default:
  175. puts("invalid");
  176. break;
  177. }
  178. }
  179. #endif
  180. if ((sdram_cfg >> 8) & 0x7f) {
  181. puts("\n");
  182. puts(" DDR Chip-Select Interleaving Mode: ");
  183. switch(sdram_cfg >> 8 & 0x7f) {
  184. case FSL_DDR_CS0_CS1_CS2_CS3:
  185. puts("CS0+CS1+CS2+CS3");
  186. break;
  187. case FSL_DDR_CS0_CS1:
  188. puts("CS0+CS1");
  189. break;
  190. case FSL_DDR_CS2_CS3:
  191. puts("CS2+CS3");
  192. break;
  193. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  194. puts("CS0+CS1 and CS2+CS3");
  195. break;
  196. default:
  197. puts("invalid");
  198. break;
  199. }
  200. }
  201. }