ctrl_regs.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. /*
  10. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  11. * Based on code from spd_sdram.c
  12. * Author: James Yang [at freescale.com]
  13. */
  14. #include <common.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. #ifdef CONFIG_MPC83xx
  18. #define _DDR_ADDR CONFIG_SYS_MPC83xx_DDR_ADDR
  19. #elif defined(CONFIG_MPC85xx)
  20. #define _DDR_ADDR CONFIG_SYS_MPC85xx_DDR_ADDR
  21. #elif defined(CONFIG_MPC86xx)
  22. #define _DDR_ADDR CONFIG_SYS_MPC86xx_DDR_ADDR
  23. #else
  24. #error "Undefined _DDR_ADDR"
  25. #endif
  26. u32 fsl_ddr_get_version(void)
  27. {
  28. ccsr_ddr_t *ddr;
  29. u32 ver_major_minor_errata;
  30. ddr = (void *)_DDR_ADDR;
  31. ver_major_minor_errata = (in_be32(&ddr->ip_rev1) & 0xFFFF) << 8;
  32. ver_major_minor_errata |= (in_be32(&ddr->ip_rev2) & 0xFF00) >> 8;
  33. return ver_major_minor_errata;
  34. }
  35. unsigned int picos_to_mclk(unsigned int picos);
  36. /*
  37. * Determine Rtt value.
  38. *
  39. * This should likely be either board or controller specific.
  40. *
  41. * Rtt(nominal) - DDR2:
  42. * 0 = Rtt disabled
  43. * 1 = 75 ohm
  44. * 2 = 150 ohm
  45. * 3 = 50 ohm
  46. * Rtt(nominal) - DDR3:
  47. * 0 = Rtt disabled
  48. * 1 = 60 ohm
  49. * 2 = 120 ohm
  50. * 3 = 40 ohm
  51. * 4 = 20 ohm
  52. * 5 = 30 ohm
  53. *
  54. * FIXME: Apparently 8641 needs a value of 2
  55. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  56. *
  57. * FIXME: There was some effort down this line earlier:
  58. *
  59. * unsigned int i;
  60. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  61. * if (popts->dimmslot[i].num_valid_cs
  62. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  63. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  64. * rtt = 2;
  65. * break;
  66. * }
  67. * }
  68. */
  69. static inline int fsl_ddr_get_rtt(void)
  70. {
  71. int rtt;
  72. #if defined(CONFIG_FSL_DDR1)
  73. rtt = 0;
  74. #elif defined(CONFIG_FSL_DDR2)
  75. rtt = 3;
  76. #else
  77. rtt = 0;
  78. #endif
  79. return rtt;
  80. }
  81. /*
  82. * compute the CAS write latency according to DDR3 spec
  83. * CWL = 5 if tCK >= 2.5ns
  84. * 6 if 2.5ns > tCK >= 1.875ns
  85. * 7 if 1.875ns > tCK >= 1.5ns
  86. * 8 if 1.5ns > tCK >= 1.25ns
  87. * 9 if 1.25ns > tCK >= 1.07ns
  88. * 10 if 1.07ns > tCK >= 0.935ns
  89. * 11 if 0.935ns > tCK >= 0.833ns
  90. * 12 if 0.833ns > tCK >= 0.75ns
  91. */
  92. static inline unsigned int compute_cas_write_latency(void)
  93. {
  94. unsigned int cwl;
  95. const unsigned int mclk_ps = get_memory_clk_period_ps();
  96. if (mclk_ps >= 2500)
  97. cwl = 5;
  98. else if (mclk_ps >= 1875)
  99. cwl = 6;
  100. else if (mclk_ps >= 1500)
  101. cwl = 7;
  102. else if (mclk_ps >= 1250)
  103. cwl = 8;
  104. else if (mclk_ps >= 1070)
  105. cwl = 9;
  106. else if (mclk_ps >= 935)
  107. cwl = 10;
  108. else if (mclk_ps >= 833)
  109. cwl = 11;
  110. else if (mclk_ps >= 750)
  111. cwl = 12;
  112. else {
  113. cwl = 12;
  114. printf("Warning: CWL is out of range\n");
  115. }
  116. return cwl;
  117. }
  118. /* Chip Select Configuration (CSn_CONFIG) */
  119. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  120. const memctl_options_t *popts,
  121. const dimm_params_t *dimm_params)
  122. {
  123. unsigned int cs_n_en = 0; /* Chip Select enable */
  124. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  125. unsigned int intlv_ctl = 0; /* Interleaving control */
  126. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  127. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  128. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  129. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  130. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  131. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  132. int go_config = 0;
  133. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  134. switch (i) {
  135. case 0:
  136. if (dimm_params[dimm_number].n_ranks > 0) {
  137. go_config = 1;
  138. /* These fields only available in CS0_CONFIG */
  139. intlv_en = popts->memctl_interleaving;
  140. intlv_ctl = popts->memctl_interleaving_mode;
  141. }
  142. break;
  143. case 1:
  144. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  145. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  146. go_config = 1;
  147. break;
  148. case 2:
  149. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  150. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  151. go_config = 1;
  152. break;
  153. case 3:
  154. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  155. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  156. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  157. go_config = 1;
  158. break;
  159. default:
  160. break;
  161. }
  162. if (go_config) {
  163. unsigned int n_banks_per_sdram_device;
  164. cs_n_en = 1;
  165. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  166. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  167. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  168. n_banks_per_sdram_device
  169. = dimm_params[dimm_number].n_banks_per_sdram_device;
  170. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  171. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  172. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  173. }
  174. ddr->cs[i].config = (0
  175. | ((cs_n_en & 0x1) << 31)
  176. | ((intlv_en & 0x3) << 29)
  177. | ((intlv_ctl & 0xf) << 24)
  178. | ((ap_n_en & 0x1) << 23)
  179. /* XXX: some implementation only have 1 bit starting at left */
  180. | ((odt_rd_cfg & 0x7) << 20)
  181. /* XXX: Some implementation only have 1 bit starting at left */
  182. | ((odt_wr_cfg & 0x7) << 16)
  183. | ((ba_bits_cs_n & 0x3) << 14)
  184. | ((row_bits_cs_n & 0x7) << 8)
  185. | ((col_bits_cs_n & 0x7) << 0)
  186. );
  187. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  188. }
  189. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  190. /* FIXME: 8572 */
  191. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  192. {
  193. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  194. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  195. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  196. }
  197. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  198. #if !defined(CONFIG_FSL_DDR1)
  199. /*
  200. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  201. *
  202. * Avoid writing for DDR I. The new PQ38 DDR controller
  203. * dreams up non-zero default values to be backwards compatible.
  204. */
  205. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  206. const memctl_options_t *popts)
  207. {
  208. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  209. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  210. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  211. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  212. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  213. /* Active powerdown exit timing (tXARD and tXARDS). */
  214. unsigned char act_pd_exit_mclk;
  215. /* Precharge powerdown exit timing (tXP). */
  216. unsigned char pre_pd_exit_mclk;
  217. /* ODT powerdown exit timing (tAXPD). */
  218. unsigned char taxpd_mclk;
  219. /* Mode register set cycle time (tMRD). */
  220. unsigned char tmrd_mclk;
  221. #ifdef CONFIG_FSL_DDR3
  222. /*
  223. * (tXARD and tXARDS). Empirical?
  224. * The DDR3 spec has not tXARD,
  225. * we use the tXP instead of it.
  226. * tXP=max(3nCK, 7.5ns) for DDR3.
  227. * spec has not the tAXPD, we use
  228. * tAXPD=1, need design to confirm.
  229. */
  230. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  231. unsigned int data_rate = get_ddr_freq(0);
  232. tmrd_mclk = 4;
  233. /* set the turnaround time */
  234. trwt_mclk = 1;
  235. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  236. twrt_mclk = 1;
  237. if (popts->dynamic_power == 0) { /* powerdown is not used */
  238. act_pd_exit_mclk = 1;
  239. pre_pd_exit_mclk = 1;
  240. taxpd_mclk = 1;
  241. } else {
  242. /* act_pd_exit_mclk = tXARD, see above */
  243. act_pd_exit_mclk = picos_to_mclk(tXP);
  244. /* Mode register MR0[A12] is '1' - fast exit */
  245. pre_pd_exit_mclk = act_pd_exit_mclk;
  246. taxpd_mclk = 1;
  247. }
  248. #else /* CONFIG_FSL_DDR2 */
  249. /*
  250. * (tXARD and tXARDS). Empirical?
  251. * tXARD = 2 for DDR2
  252. * tXP=2
  253. * tAXPD=8
  254. */
  255. act_pd_exit_mclk = 2;
  256. pre_pd_exit_mclk = 2;
  257. taxpd_mclk = 8;
  258. tmrd_mclk = 2;
  259. #endif
  260. if (popts->trwt_override)
  261. trwt_mclk = popts->trwt;
  262. ddr->timing_cfg_0 = (0
  263. | ((trwt_mclk & 0x3) << 30) /* RWT */
  264. | ((twrt_mclk & 0x3) << 28) /* WRT */
  265. | ((trrt_mclk & 0x3) << 26) /* RRT */
  266. | ((twwt_mclk & 0x3) << 24) /* WWT */
  267. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  268. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  269. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  270. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  271. );
  272. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  273. }
  274. #endif /* defined(CONFIG_FSL_DDR2) */
  275. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  276. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  277. const common_timing_params_t *common_dimm,
  278. unsigned int cas_latency)
  279. {
  280. /* Extended Activate to precharge interval (tRAS) */
  281. unsigned int ext_acttopre = 0;
  282. unsigned int ext_refrec; /* Extended refresh recovery time (tRFC) */
  283. unsigned int ext_caslat = 0; /* Extended MCAS latency from READ cmd */
  284. unsigned int cntl_adj = 0; /* Control Adjust */
  285. /* If the tRAS > 19 MCLK, we use the ext mode */
  286. if (picos_to_mclk(common_dimm->tRAS_ps) > 0x13)
  287. ext_acttopre = 1;
  288. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  289. /* If the CAS latency more than 8, use the ext mode */
  290. if (cas_latency > 8)
  291. ext_caslat = 1;
  292. ddr->timing_cfg_3 = (0
  293. | ((ext_acttopre & 0x1) << 24)
  294. | ((ext_refrec & 0xF) << 16)
  295. | ((ext_caslat & 0x1) << 12)
  296. | ((cntl_adj & 0x7) << 0)
  297. );
  298. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  299. }
  300. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  301. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  302. const memctl_options_t *popts,
  303. const common_timing_params_t *common_dimm,
  304. unsigned int cas_latency)
  305. {
  306. /* Precharge-to-activate interval (tRP) */
  307. unsigned char pretoact_mclk;
  308. /* Activate to precharge interval (tRAS) */
  309. unsigned char acttopre_mclk;
  310. /* Activate to read/write interval (tRCD) */
  311. unsigned char acttorw_mclk;
  312. /* CASLAT */
  313. unsigned char caslat_ctrl;
  314. /* Refresh recovery time (tRFC) ; trfc_low */
  315. unsigned char refrec_ctrl;
  316. /* Last data to precharge minimum interval (tWR) */
  317. unsigned char wrrec_mclk;
  318. /* Activate-to-activate interval (tRRD) */
  319. unsigned char acttoact_mclk;
  320. /* Last write data pair to read command issue interval (tWTR) */
  321. unsigned char wrtord_mclk;
  322. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  323. static const u8 wrrec_table[] = {
  324. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  325. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  326. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  327. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  328. /*
  329. * Translate CAS Latency to a DDR controller field value:
  330. *
  331. * CAS Lat DDR I DDR II Ctrl
  332. * Clocks SPD Bit SPD Bit Value
  333. * ------- ------- ------- -----
  334. * 1.0 0 0001
  335. * 1.5 1 0010
  336. * 2.0 2 2 0011
  337. * 2.5 3 0100
  338. * 3.0 4 3 0101
  339. * 3.5 5 0110
  340. * 4.0 4 0111
  341. * 4.5 1000
  342. * 5.0 5 1001
  343. */
  344. #if defined(CONFIG_FSL_DDR1)
  345. caslat_ctrl = (cas_latency + 1) & 0x07;
  346. #elif defined(CONFIG_FSL_DDR2)
  347. caslat_ctrl = 2 * cas_latency - 1;
  348. #else
  349. /*
  350. * if the CAS latency more than 8 cycle,
  351. * we need set extend bit for it at
  352. * TIMING_CFG_3[EXT_CASLAT]
  353. */
  354. if (cas_latency > 8)
  355. cas_latency -= 8;
  356. caslat_ctrl = 2 * cas_latency - 1;
  357. #endif
  358. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  359. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  360. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  361. if (popts->OTF_burst_chop_en)
  362. wrrec_mclk += 2;
  363. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  364. /*
  365. * JEDEC has min requirement for tRRD
  366. */
  367. #if defined(CONFIG_FSL_DDR3)
  368. if (acttoact_mclk < 4)
  369. acttoact_mclk = 4;
  370. #endif
  371. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  372. /*
  373. * JEDEC has some min requirements for tWTR
  374. */
  375. #if defined(CONFIG_FSL_DDR2)
  376. if (wrtord_mclk < 2)
  377. wrtord_mclk = 2;
  378. #elif defined(CONFIG_FSL_DDR3)
  379. if (wrtord_mclk < 4)
  380. wrtord_mclk = 4;
  381. #endif
  382. if (popts->OTF_burst_chop_en)
  383. wrtord_mclk += 2;
  384. ddr->timing_cfg_1 = (0
  385. | ((pretoact_mclk & 0x0F) << 28)
  386. | ((acttopre_mclk & 0x0F) << 24)
  387. | ((acttorw_mclk & 0xF) << 20)
  388. | ((caslat_ctrl & 0xF) << 16)
  389. | ((refrec_ctrl & 0xF) << 12)
  390. | ((wrrec_mclk & 0x0F) << 8)
  391. | ((acttoact_mclk & 0x07) << 4)
  392. | ((wrtord_mclk & 0x07) << 0)
  393. );
  394. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  395. }
  396. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  397. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  398. const memctl_options_t *popts,
  399. const common_timing_params_t *common_dimm,
  400. unsigned int cas_latency,
  401. unsigned int additive_latency)
  402. {
  403. /* Additive latency */
  404. unsigned char add_lat_mclk;
  405. /* CAS-to-preamble override */
  406. unsigned short cpo;
  407. /* Write latency */
  408. unsigned char wr_lat;
  409. /* Read to precharge (tRTP) */
  410. unsigned char rd_to_pre;
  411. /* Write command to write data strobe timing adjustment */
  412. unsigned char wr_data_delay;
  413. /* Minimum CKE pulse width (tCKE) */
  414. unsigned char cke_pls;
  415. /* Window for four activates (tFAW) */
  416. unsigned short four_act;
  417. /* FIXME add check that this must be less than acttorw_mclk */
  418. add_lat_mclk = additive_latency;
  419. cpo = popts->cpo_override;
  420. #if defined(CONFIG_FSL_DDR1)
  421. /*
  422. * This is a lie. It should really be 1, but if it is
  423. * set to 1, bits overlap into the old controller's
  424. * otherwise unused ACSM field. If we leave it 0, then
  425. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  426. */
  427. wr_lat = 0;
  428. #elif defined(CONFIG_FSL_DDR2)
  429. wr_lat = cas_latency - 1;
  430. #else
  431. wr_lat = compute_cas_write_latency();
  432. #endif
  433. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  434. /*
  435. * JEDEC has some min requirements for tRTP
  436. */
  437. #if defined(CONFIG_FSL_DDR2)
  438. if (rd_to_pre < 2)
  439. rd_to_pre = 2;
  440. #elif defined(CONFIG_FSL_DDR3)
  441. if (rd_to_pre < 4)
  442. rd_to_pre = 4;
  443. #endif
  444. if (additive_latency)
  445. rd_to_pre += additive_latency;
  446. if (popts->OTF_burst_chop_en)
  447. rd_to_pre += 2; /* according to UM */
  448. wr_data_delay = popts->write_data_delay;
  449. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  450. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  451. ddr->timing_cfg_2 = (0
  452. | ((add_lat_mclk & 0xf) << 28)
  453. | ((cpo & 0x1f) << 23)
  454. | ((wr_lat & 0xf) << 19)
  455. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  456. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  457. | ((cke_pls & 0x7) << 6)
  458. | ((four_act & 0x3f) << 0)
  459. );
  460. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  461. }
  462. /* DDR SDRAM Register Control Word */
  463. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  464. const memctl_options_t *popts,
  465. const common_timing_params_t *common_dimm)
  466. {
  467. if (common_dimm->all_DIMMs_registered
  468. && !common_dimm->all_DIMMs_unbuffered) {
  469. if (popts->rcw_override) {
  470. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  471. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  472. } else {
  473. ddr->ddr_sdram_rcw_1 =
  474. common_dimm->rcw[0] << 28 | \
  475. common_dimm->rcw[1] << 24 | \
  476. common_dimm->rcw[2] << 20 | \
  477. common_dimm->rcw[3] << 16 | \
  478. common_dimm->rcw[4] << 12 | \
  479. common_dimm->rcw[5] << 8 | \
  480. common_dimm->rcw[6] << 4 | \
  481. common_dimm->rcw[7];
  482. ddr->ddr_sdram_rcw_2 =
  483. common_dimm->rcw[8] << 28 | \
  484. common_dimm->rcw[9] << 24 | \
  485. common_dimm->rcw[10] << 20 | \
  486. common_dimm->rcw[11] << 16 | \
  487. common_dimm->rcw[12] << 12 | \
  488. common_dimm->rcw[13] << 8 | \
  489. common_dimm->rcw[14] << 4 | \
  490. common_dimm->rcw[15];
  491. }
  492. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  493. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  494. }
  495. }
  496. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  497. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  498. const memctl_options_t *popts,
  499. const common_timing_params_t *common_dimm)
  500. {
  501. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  502. unsigned int sren; /* Self refresh enable (during sleep) */
  503. unsigned int ecc_en; /* ECC enable. */
  504. unsigned int rd_en; /* Registered DIMM enable */
  505. unsigned int sdram_type; /* Type of SDRAM */
  506. unsigned int dyn_pwr; /* Dynamic power management mode */
  507. unsigned int dbw; /* DRAM dta bus width */
  508. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  509. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  510. unsigned int threeT_en; /* Enable 3T timing */
  511. unsigned int twoT_en; /* Enable 2T timing */
  512. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  513. unsigned int x32_en = 0; /* x32 enable */
  514. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  515. unsigned int hse; /* Global half strength override */
  516. unsigned int mem_halt = 0; /* memory controller halt */
  517. unsigned int bi = 0; /* Bypass initialization */
  518. mem_en = 1;
  519. sren = popts->self_refresh_in_sleep;
  520. if (common_dimm->all_DIMMs_ECC_capable) {
  521. /* Allow setting of ECC only if all DIMMs are ECC. */
  522. ecc_en = popts->ECC_mode;
  523. } else {
  524. ecc_en = 0;
  525. }
  526. if (common_dimm->all_DIMMs_registered
  527. && !common_dimm->all_DIMMs_unbuffered) {
  528. rd_en = 1;
  529. twoT_en = 0;
  530. } else {
  531. rd_en = 0;
  532. twoT_en = popts->twoT_en;
  533. }
  534. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  535. dyn_pwr = popts->dynamic_power;
  536. dbw = popts->data_bus_width;
  537. /* 8-beat burst enable DDR-III case
  538. * we must clear it when use the on-the-fly mode,
  539. * must set it when use the 32-bits bus mode.
  540. */
  541. if (sdram_type == SDRAM_TYPE_DDR3) {
  542. if (popts->burst_length == DDR_BL8)
  543. eight_be = 1;
  544. if (popts->burst_length == DDR_OTF)
  545. eight_be = 0;
  546. if (dbw == 0x1)
  547. eight_be = 1;
  548. }
  549. threeT_en = popts->threeT_en;
  550. ba_intlv_ctl = popts->ba_intlv_ctl;
  551. hse = popts->half_strength_driver_enable;
  552. ddr->ddr_sdram_cfg = (0
  553. | ((mem_en & 0x1) << 31)
  554. | ((sren & 0x1) << 30)
  555. | ((ecc_en & 0x1) << 29)
  556. | ((rd_en & 0x1) << 28)
  557. | ((sdram_type & 0x7) << 24)
  558. | ((dyn_pwr & 0x1) << 21)
  559. | ((dbw & 0x3) << 19)
  560. | ((eight_be & 0x1) << 18)
  561. | ((ncap & 0x1) << 17)
  562. | ((threeT_en & 0x1) << 16)
  563. | ((twoT_en & 0x1) << 15)
  564. | ((ba_intlv_ctl & 0x7F) << 8)
  565. | ((x32_en & 0x1) << 5)
  566. | ((pchb8 & 0x1) << 4)
  567. | ((hse & 0x1) << 3)
  568. | ((mem_halt & 0x1) << 1)
  569. | ((bi & 0x1) << 0)
  570. );
  571. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  572. }
  573. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  574. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  575. const memctl_options_t *popts,
  576. const unsigned int unq_mrs_en)
  577. {
  578. unsigned int frc_sr = 0; /* Force self refresh */
  579. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  580. unsigned int dll_rst_dis; /* DLL reset disable */
  581. unsigned int dqs_cfg; /* DQS configuration */
  582. unsigned int odt_cfg = 0; /* ODT configuration */
  583. unsigned int num_pr; /* Number of posted refreshes */
  584. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  585. unsigned int ap_en; /* Address Parity Enable */
  586. unsigned int d_init; /* DRAM data initialization */
  587. unsigned int rcw_en = 0; /* Register Control Word Enable */
  588. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  589. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  590. int i;
  591. dll_rst_dis = 1; /* Make this configurable */
  592. dqs_cfg = popts->DQS_config;
  593. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  594. if (popts->cs_local_opts[i].odt_rd_cfg
  595. || popts->cs_local_opts[i].odt_wr_cfg) {
  596. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  597. break;
  598. }
  599. }
  600. num_pr = 1; /* Make this configurable */
  601. /*
  602. * 8572 manual says
  603. * {TIMING_CFG_1[PRETOACT]
  604. * + [DDR_SDRAM_CFG_2[NUM_PR]
  605. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  606. * << DDR_SDRAM_INTERVAL[REFINT]
  607. */
  608. #if defined(CONFIG_FSL_DDR3)
  609. obc_cfg = popts->OTF_burst_chop_en;
  610. #else
  611. obc_cfg = 0;
  612. #endif
  613. if (popts->registered_dimm_en) {
  614. rcw_en = 1;
  615. ap_en = popts->ap_en;
  616. } else {
  617. rcw_en = 0;
  618. ap_en = 0;
  619. }
  620. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  621. /* Use the DDR controller to auto initialize memory. */
  622. d_init = popts->ECC_init_using_memctl;
  623. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  624. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  625. #else
  626. /* Memory will be initialized via DMA, or not at all. */
  627. d_init = 0;
  628. #endif
  629. #if defined(CONFIG_FSL_DDR3)
  630. md_en = popts->mirrored_dimm;
  631. #endif
  632. qd_en = popts->quad_rank_present ? 1 : 0;
  633. ddr->ddr_sdram_cfg_2 = (0
  634. | ((frc_sr & 0x1) << 31)
  635. | ((sr_ie & 0x1) << 30)
  636. | ((dll_rst_dis & 0x1) << 29)
  637. | ((dqs_cfg & 0x3) << 26)
  638. | ((odt_cfg & 0x3) << 21)
  639. | ((num_pr & 0xf) << 12)
  640. | (qd_en << 9)
  641. | (unq_mrs_en << 8)
  642. | ((obc_cfg & 0x1) << 6)
  643. | ((ap_en & 0x1) << 5)
  644. | ((d_init & 0x1) << 4)
  645. #ifdef CONFIG_FSL_DDR3
  646. | ((rcw_en & 0x1) << 2)
  647. #endif
  648. | ((md_en & 0x1) << 0)
  649. );
  650. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  651. }
  652. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  653. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  654. const memctl_options_t *popts,
  655. const unsigned int unq_mrs_en)
  656. {
  657. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  658. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  659. #if defined(CONFIG_FSL_DDR3)
  660. int i;
  661. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  662. unsigned int srt = 0; /* self-refresh temerature, normal range */
  663. unsigned int asr = 0; /* auto self-refresh disable */
  664. unsigned int cwl = compute_cas_write_latency() - 5;
  665. unsigned int pasr = 0; /* partial array self refresh disable */
  666. if (popts->rtt_override)
  667. rtt_wr = popts->rtt_wr_override_value;
  668. else
  669. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  670. esdmode2 = (0
  671. | ((rtt_wr & 0x3) << 9)
  672. | ((srt & 0x1) << 7)
  673. | ((asr & 0x1) << 6)
  674. | ((cwl & 0x7) << 3)
  675. | ((pasr & 0x7) << 0));
  676. #endif
  677. ddr->ddr_sdram_mode_2 = (0
  678. | ((esdmode2 & 0xFFFF) << 16)
  679. | ((esdmode3 & 0xFFFF) << 0)
  680. );
  681. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  682. #ifdef CONFIG_FSL_DDR3
  683. if (unq_mrs_en) { /* unique mode registers are supported */
  684. for (i = 1; i < 4; i++) {
  685. if (popts->rtt_override)
  686. rtt_wr = popts->rtt_wr_override_value;
  687. else
  688. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  689. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  690. esdmode2 |= (rtt_wr & 0x3) << 9;
  691. switch (i) {
  692. case 1:
  693. ddr->ddr_sdram_mode_4 = (0
  694. | ((esdmode2 & 0xFFFF) << 16)
  695. | ((esdmode3 & 0xFFFF) << 0)
  696. );
  697. break;
  698. case 2:
  699. ddr->ddr_sdram_mode_6 = (0
  700. | ((esdmode2 & 0xFFFF) << 16)
  701. | ((esdmode3 & 0xFFFF) << 0)
  702. );
  703. break;
  704. case 3:
  705. ddr->ddr_sdram_mode_8 = (0
  706. | ((esdmode2 & 0xFFFF) << 16)
  707. | ((esdmode3 & 0xFFFF) << 0)
  708. );
  709. break;
  710. }
  711. }
  712. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  713. ddr->ddr_sdram_mode_4);
  714. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  715. ddr->ddr_sdram_mode_6);
  716. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  717. ddr->ddr_sdram_mode_8);
  718. }
  719. #endif
  720. }
  721. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  722. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  723. const memctl_options_t *popts,
  724. const common_timing_params_t *common_dimm)
  725. {
  726. unsigned int refint; /* Refresh interval */
  727. unsigned int bstopre; /* Precharge interval */
  728. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  729. bstopre = popts->bstopre;
  730. /* refint field used 0x3FFF in earlier controllers */
  731. ddr->ddr_sdram_interval = (0
  732. | ((refint & 0xFFFF) << 16)
  733. | ((bstopre & 0x3FFF) << 0)
  734. );
  735. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  736. }
  737. #if defined(CONFIG_FSL_DDR3)
  738. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  739. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  740. const memctl_options_t *popts,
  741. const common_timing_params_t *common_dimm,
  742. unsigned int cas_latency,
  743. unsigned int additive_latency,
  744. const unsigned int unq_mrs_en)
  745. {
  746. unsigned short esdmode; /* Extended SDRAM mode */
  747. unsigned short sdmode; /* SDRAM mode */
  748. /* Mode Register - MR1 */
  749. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  750. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  751. unsigned int rtt;
  752. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  753. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  754. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  755. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  756. 1=Disable (Test/Debug) */
  757. /* Mode Register - MR0 */
  758. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  759. unsigned int wr; /* Write Recovery */
  760. unsigned int dll_rst; /* DLL Reset */
  761. unsigned int mode; /* Normal=0 or Test=1 */
  762. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  763. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  764. unsigned int bt;
  765. unsigned int bl; /* BL: Burst Length */
  766. unsigned int wr_mclk;
  767. /*
  768. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  769. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  770. * for this table
  771. */
  772. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  773. const unsigned int mclk_ps = get_memory_clk_period_ps();
  774. int i;
  775. if (popts->rtt_override)
  776. rtt = popts->rtt_override_value;
  777. else
  778. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  779. if (additive_latency == (cas_latency - 1))
  780. al = 1;
  781. if (additive_latency == (cas_latency - 2))
  782. al = 2;
  783. if (popts->quad_rank_present)
  784. dic = 1; /* output driver impedance 240/7 ohm */
  785. /*
  786. * The esdmode value will also be used for writing
  787. * MR1 during write leveling for DDR3, although the
  788. * bits specifically related to the write leveling
  789. * scheme will be handled automatically by the DDR
  790. * controller. so we set the wrlvl_en = 0 here.
  791. */
  792. esdmode = (0
  793. | ((qoff & 0x1) << 12)
  794. | ((tdqs_en & 0x1) << 11)
  795. | ((rtt & 0x4) << 7) /* rtt field is split */
  796. | ((wrlvl_en & 0x1) << 7)
  797. | ((rtt & 0x2) << 5) /* rtt field is split */
  798. | ((dic & 0x2) << 4) /* DIC field is split */
  799. | ((al & 0x3) << 3)
  800. | ((rtt & 0x1) << 2) /* rtt field is split */
  801. | ((dic & 0x1) << 1) /* DIC field is split */
  802. | ((dll_en & 0x1) << 0)
  803. );
  804. /*
  805. * DLL control for precharge PD
  806. * 0=slow exit DLL off (tXPDLL)
  807. * 1=fast exit DLL on (tXP)
  808. */
  809. dll_on = 1;
  810. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  811. wr = wr_table[wr_mclk - 5];
  812. dll_rst = 0; /* dll no reset */
  813. mode = 0; /* normal mode */
  814. /* look up table to get the cas latency bits */
  815. if (cas_latency >= 5 && cas_latency <= 11) {
  816. unsigned char cas_latency_table[7] = {
  817. 0x2, /* 5 clocks */
  818. 0x4, /* 6 clocks */
  819. 0x6, /* 7 clocks */
  820. 0x8, /* 8 clocks */
  821. 0xa, /* 9 clocks */
  822. 0xc, /* 10 clocks */
  823. 0xe /* 11 clocks */
  824. };
  825. caslat = cas_latency_table[cas_latency - 5];
  826. }
  827. bt = 0; /* Nibble sequential */
  828. switch (popts->burst_length) {
  829. case DDR_BL8:
  830. bl = 0;
  831. break;
  832. case DDR_OTF:
  833. bl = 1;
  834. break;
  835. case DDR_BC4:
  836. bl = 2;
  837. break;
  838. default:
  839. printf("Error: invalid burst length of %u specified. "
  840. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  841. popts->burst_length);
  842. bl = 1;
  843. break;
  844. }
  845. sdmode = (0
  846. | ((dll_on & 0x1) << 12)
  847. | ((wr & 0x7) << 9)
  848. | ((dll_rst & 0x1) << 8)
  849. | ((mode & 0x1) << 7)
  850. | (((caslat >> 1) & 0x7) << 4)
  851. | ((bt & 0x1) << 3)
  852. | ((bl & 0x3) << 0)
  853. );
  854. ddr->ddr_sdram_mode = (0
  855. | ((esdmode & 0xFFFF) << 16)
  856. | ((sdmode & 0xFFFF) << 0)
  857. );
  858. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  859. if (unq_mrs_en) { /* unique mode registers are supported */
  860. for (i = 1; i < 4; i++) {
  861. if (popts->rtt_override)
  862. rtt = popts->rtt_override_value;
  863. else
  864. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  865. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  866. esdmode |= (0
  867. | ((rtt & 0x4) << 7) /* rtt field is split */
  868. | ((rtt & 0x2) << 5) /* rtt field is split */
  869. | ((rtt & 0x1) << 2) /* rtt field is split */
  870. );
  871. switch (i) {
  872. case 1:
  873. ddr->ddr_sdram_mode_3 = (0
  874. | ((esdmode & 0xFFFF) << 16)
  875. | ((sdmode & 0xFFFF) << 0)
  876. );
  877. break;
  878. case 2:
  879. ddr->ddr_sdram_mode_5 = (0
  880. | ((esdmode & 0xFFFF) << 16)
  881. | ((sdmode & 0xFFFF) << 0)
  882. );
  883. break;
  884. case 3:
  885. ddr->ddr_sdram_mode_7 = (0
  886. | ((esdmode & 0xFFFF) << 16)
  887. | ((sdmode & 0xFFFF) << 0)
  888. );
  889. break;
  890. }
  891. }
  892. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  893. ddr->ddr_sdram_mode_3);
  894. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  895. ddr->ddr_sdram_mode_5);
  896. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  897. ddr->ddr_sdram_mode_5);
  898. }
  899. }
  900. #else /* !CONFIG_FSL_DDR3 */
  901. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  902. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  903. const memctl_options_t *popts,
  904. const common_timing_params_t *common_dimm,
  905. unsigned int cas_latency,
  906. unsigned int additive_latency,
  907. const unsigned int unq_mrs_en)
  908. {
  909. unsigned short esdmode; /* Extended SDRAM mode */
  910. unsigned short sdmode; /* SDRAM mode */
  911. /*
  912. * FIXME: This ought to be pre-calculated in a
  913. * technology-specific routine,
  914. * e.g. compute_DDR2_mode_register(), and then the
  915. * sdmode and esdmode passed in as part of common_dimm.
  916. */
  917. /* Extended Mode Register */
  918. unsigned int mrs = 0; /* Mode Register Set */
  919. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  920. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  921. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  922. unsigned int ocd = 0; /* 0x0=OCD not supported,
  923. 0x7=OCD default state */
  924. unsigned int rtt;
  925. unsigned int al; /* Posted CAS# additive latency (AL) */
  926. unsigned int ods = 0; /* Output Drive Strength:
  927. 0 = Full strength (18ohm)
  928. 1 = Reduced strength (4ohm) */
  929. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  930. 1=Disable (Test/Debug) */
  931. /* Mode Register (MR) */
  932. unsigned int mr; /* Mode Register Definition */
  933. unsigned int pd; /* Power-Down Mode */
  934. unsigned int wr; /* Write Recovery */
  935. unsigned int dll_res; /* DLL Reset */
  936. unsigned int mode; /* Normal=0 or Test=1 */
  937. unsigned int caslat = 0;/* CAS# latency */
  938. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  939. unsigned int bt;
  940. unsigned int bl; /* BL: Burst Length */
  941. #if defined(CONFIG_FSL_DDR2)
  942. const unsigned int mclk_ps = get_memory_clk_period_ps();
  943. #endif
  944. dqs_en = !popts->DQS_config;
  945. rtt = fsl_ddr_get_rtt();
  946. al = additive_latency;
  947. esdmode = (0
  948. | ((mrs & 0x3) << 14)
  949. | ((outputs & 0x1) << 12)
  950. | ((rdqs_en & 0x1) << 11)
  951. | ((dqs_en & 0x1) << 10)
  952. | ((ocd & 0x7) << 7)
  953. | ((rtt & 0x2) << 5) /* rtt field is split */
  954. | ((al & 0x7) << 3)
  955. | ((rtt & 0x1) << 2) /* rtt field is split */
  956. | ((ods & 0x1) << 1)
  957. | ((dll_en & 0x1) << 0)
  958. );
  959. mr = 0; /* FIXME: CHECKME */
  960. /*
  961. * 0 = Fast Exit (Normal)
  962. * 1 = Slow Exit (Low Power)
  963. */
  964. pd = 0;
  965. #if defined(CONFIG_FSL_DDR1)
  966. wr = 0; /* Historical */
  967. #elif defined(CONFIG_FSL_DDR2)
  968. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  969. #endif
  970. dll_res = 0;
  971. mode = 0;
  972. #if defined(CONFIG_FSL_DDR1)
  973. if (1 <= cas_latency && cas_latency <= 4) {
  974. unsigned char mode_caslat_table[4] = {
  975. 0x5, /* 1.5 clocks */
  976. 0x2, /* 2.0 clocks */
  977. 0x6, /* 2.5 clocks */
  978. 0x3 /* 3.0 clocks */
  979. };
  980. caslat = mode_caslat_table[cas_latency - 1];
  981. } else {
  982. printf("Warning: unknown cas_latency %d\n", cas_latency);
  983. }
  984. #elif defined(CONFIG_FSL_DDR2)
  985. caslat = cas_latency;
  986. #endif
  987. bt = 0;
  988. switch (popts->burst_length) {
  989. case DDR_BL4:
  990. bl = 2;
  991. break;
  992. case DDR_BL8:
  993. bl = 3;
  994. break;
  995. default:
  996. printf("Error: invalid burst length of %u specified. "
  997. " Defaulting to 4 beats.\n",
  998. popts->burst_length);
  999. bl = 2;
  1000. break;
  1001. }
  1002. sdmode = (0
  1003. | ((mr & 0x3) << 14)
  1004. | ((pd & 0x1) << 12)
  1005. | ((wr & 0x7) << 9)
  1006. | ((dll_res & 0x1) << 8)
  1007. | ((mode & 0x1) << 7)
  1008. | ((caslat & 0x7) << 4)
  1009. | ((bt & 0x1) << 3)
  1010. | ((bl & 0x7) << 0)
  1011. );
  1012. ddr->ddr_sdram_mode = (0
  1013. | ((esdmode & 0xFFFF) << 16)
  1014. | ((sdmode & 0xFFFF) << 0)
  1015. );
  1016. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1017. }
  1018. #endif
  1019. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1020. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1021. {
  1022. unsigned int init_value; /* Initialization value */
  1023. init_value = 0xDEADBEEF;
  1024. ddr->ddr_data_init = init_value;
  1025. }
  1026. /*
  1027. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1028. * The old controller on the 8540/60 doesn't have this register.
  1029. * Hope it's OK to set it (to 0) anyway.
  1030. */
  1031. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1032. const memctl_options_t *popts)
  1033. {
  1034. unsigned int clk_adjust; /* Clock adjust */
  1035. clk_adjust = popts->clk_adjust;
  1036. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1037. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1038. }
  1039. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1040. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1041. {
  1042. unsigned int init_addr = 0; /* Initialization address */
  1043. ddr->ddr_init_addr = init_addr;
  1044. }
  1045. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1046. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1047. {
  1048. unsigned int uia = 0; /* Use initialization address */
  1049. unsigned int init_ext_addr = 0; /* Initialization address */
  1050. ddr->ddr_init_ext_addr = (0
  1051. | ((uia & 0x1) << 31)
  1052. | (init_ext_addr & 0xF)
  1053. );
  1054. }
  1055. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1056. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1057. const memctl_options_t *popts)
  1058. {
  1059. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1060. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1061. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1062. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1063. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1064. #if defined(CONFIG_FSL_DDR3)
  1065. if (popts->burst_length == DDR_BL8) {
  1066. /* We set BL/2 for fixed BL8 */
  1067. rrt = 0; /* BL/2 clocks */
  1068. wwt = 0; /* BL/2 clocks */
  1069. } else {
  1070. /* We need to set BL/2 + 2 to BC4 and OTF */
  1071. rrt = 2; /* BL/2 + 2 clocks */
  1072. wwt = 2; /* BL/2 + 2 clocks */
  1073. }
  1074. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1075. #endif
  1076. ddr->timing_cfg_4 = (0
  1077. | ((rwt & 0xf) << 28)
  1078. | ((wrt & 0xf) << 24)
  1079. | ((rrt & 0xf) << 20)
  1080. | ((wwt & 0xf) << 16)
  1081. | (dll_lock & 0x3)
  1082. );
  1083. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1084. }
  1085. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1086. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1087. {
  1088. unsigned int rodt_on = 0; /* Read to ODT on */
  1089. unsigned int rodt_off = 0; /* Read to ODT off */
  1090. unsigned int wodt_on = 0; /* Write to ODT on */
  1091. unsigned int wodt_off = 0; /* Write to ODT off */
  1092. #if defined(CONFIG_FSL_DDR3)
  1093. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1094. rodt_on = cas_latency - ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1;
  1095. rodt_off = 4; /* 4 clocks */
  1096. wodt_on = 1; /* 1 clocks */
  1097. wodt_off = 4; /* 4 clocks */
  1098. #endif
  1099. ddr->timing_cfg_5 = (0
  1100. | ((rodt_on & 0x1f) << 24)
  1101. | ((rodt_off & 0x7) << 20)
  1102. | ((wodt_on & 0x1f) << 12)
  1103. | ((wodt_off & 0x7) << 8)
  1104. );
  1105. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1106. }
  1107. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1108. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1109. {
  1110. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1111. /* Normal Operation Full Calibration Time (tZQoper) */
  1112. unsigned int zqoper = 0;
  1113. /* Normal Operation Short Calibration Time (tZQCS) */
  1114. unsigned int zqcs = 0;
  1115. if (zq_en) {
  1116. zqinit = 9; /* 512 clocks */
  1117. zqoper = 8; /* 256 clocks */
  1118. zqcs = 6; /* 64 clocks */
  1119. }
  1120. ddr->ddr_zq_cntl = (0
  1121. | ((zq_en & 0x1) << 31)
  1122. | ((zqinit & 0xF) << 24)
  1123. | ((zqoper & 0xF) << 16)
  1124. | ((zqcs & 0xF) << 8)
  1125. );
  1126. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1127. }
  1128. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1129. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1130. const memctl_options_t *popts)
  1131. {
  1132. /*
  1133. * First DQS pulse rising edge after margining mode
  1134. * is programmed (tWL_MRD)
  1135. */
  1136. unsigned int wrlvl_mrd = 0;
  1137. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1138. unsigned int wrlvl_odten = 0;
  1139. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1140. unsigned int wrlvl_dqsen = 0;
  1141. /* WRLVL_SMPL: Write leveling sample time */
  1142. unsigned int wrlvl_smpl = 0;
  1143. /* WRLVL_WLR: Write leveling repeition time */
  1144. unsigned int wrlvl_wlr = 0;
  1145. /* WRLVL_START: Write leveling start time */
  1146. unsigned int wrlvl_start = 0;
  1147. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1148. if (wrlvl_en) {
  1149. /* tWL_MRD min = 40 nCK, we set it 64 */
  1150. wrlvl_mrd = 0x6;
  1151. /* tWL_ODTEN 128 */
  1152. wrlvl_odten = 0x7;
  1153. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1154. wrlvl_dqsen = 0x5;
  1155. /*
  1156. * Write leveling sample time at least need 6 clocks
  1157. * higher than tWLO to allow enough time for progagation
  1158. * delay and sampling the prime data bits.
  1159. */
  1160. wrlvl_smpl = 0xf;
  1161. /*
  1162. * Write leveling repetition time
  1163. * at least tWLO + 6 clocks clocks
  1164. * we set it 64
  1165. */
  1166. wrlvl_wlr = 0x6;
  1167. /*
  1168. * Write leveling start time
  1169. * The value use for the DQS_ADJUST for the first sample
  1170. * when write leveling is enabled. It probably needs to be
  1171. * overriden per platform.
  1172. */
  1173. wrlvl_start = 0x8;
  1174. /*
  1175. * Override the write leveling sample and start time
  1176. * according to specific board
  1177. */
  1178. if (popts->wrlvl_override) {
  1179. wrlvl_smpl = popts->wrlvl_sample;
  1180. wrlvl_start = popts->wrlvl_start;
  1181. }
  1182. }
  1183. ddr->ddr_wrlvl_cntl = (0
  1184. | ((wrlvl_en & 0x1) << 31)
  1185. | ((wrlvl_mrd & 0x7) << 24)
  1186. | ((wrlvl_odten & 0x7) << 20)
  1187. | ((wrlvl_dqsen & 0x7) << 16)
  1188. | ((wrlvl_smpl & 0xf) << 12)
  1189. | ((wrlvl_wlr & 0x7) << 8)
  1190. | ((wrlvl_start & 0x1F) << 0)
  1191. );
  1192. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1193. }
  1194. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1195. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1196. {
  1197. /* Self Refresh Idle Threshold */
  1198. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1199. }
  1200. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1201. {
  1202. if (popts->addr_hash) {
  1203. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1204. puts("Address hashing enabled.\n");
  1205. }
  1206. }
  1207. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1208. {
  1209. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1210. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1211. }
  1212. unsigned int
  1213. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1214. {
  1215. unsigned int res = 0;
  1216. /*
  1217. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1218. * not set at the same time.
  1219. */
  1220. if (ddr->ddr_sdram_cfg & 0x10000000
  1221. && ddr->ddr_sdram_cfg & 0x00008000) {
  1222. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1223. " should not be set at the same time.\n");
  1224. res++;
  1225. }
  1226. return res;
  1227. }
  1228. unsigned int
  1229. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1230. fsl_ddr_cfg_regs_t *ddr,
  1231. const common_timing_params_t *common_dimm,
  1232. const dimm_params_t *dimm_params,
  1233. unsigned int dbw_cap_adj,
  1234. unsigned int size_only)
  1235. {
  1236. unsigned int i;
  1237. unsigned int cas_latency;
  1238. unsigned int additive_latency;
  1239. unsigned int sr_it;
  1240. unsigned int zq_en;
  1241. unsigned int wrlvl_en;
  1242. unsigned int ip_rev = 0;
  1243. unsigned int unq_mrs_en = 0;
  1244. int cs_en = 1;
  1245. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1246. if (common_dimm == NULL) {
  1247. printf("Error: subset DIMM params struct null pointer\n");
  1248. return 1;
  1249. }
  1250. /*
  1251. * Process overrides first.
  1252. *
  1253. * FIXME: somehow add dereated caslat to this
  1254. */
  1255. cas_latency = (popts->cas_latency_override)
  1256. ? popts->cas_latency_override_value
  1257. : common_dimm->lowest_common_SPD_caslat;
  1258. additive_latency = (popts->additive_latency_override)
  1259. ? popts->additive_latency_override_value
  1260. : common_dimm->additive_latency;
  1261. sr_it = (popts->auto_self_refresh_en)
  1262. ? popts->sr_it
  1263. : 0;
  1264. /* ZQ calibration */
  1265. zq_en = (popts->zq_en) ? 1 : 0;
  1266. /* write leveling */
  1267. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1268. /* Chip Select Memory Bounds (CSn_BNDS) */
  1269. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1270. unsigned long long ea = 0, sa = 0;
  1271. unsigned int cs_per_dimm
  1272. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1273. unsigned int dimm_number
  1274. = i / cs_per_dimm;
  1275. unsigned long long rank_density
  1276. = dimm_params[dimm_number].rank_density;
  1277. if (((i == 1) && (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1)) ||
  1278. ((i == 2) && (popts->ba_intlv_ctl & 0x04)) ||
  1279. ((i == 3) && (popts->ba_intlv_ctl & FSL_DDR_CS2_CS3))) {
  1280. /*
  1281. * Don't set up boundaries for unused CS
  1282. * cs1 for cs0_cs1, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1283. * cs2 for cs0_cs1_cs2_cs3
  1284. * cs3 for cs2_cs3, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1285. * But we need to set the ODT_RD_CFG and
  1286. * ODT_WR_CFG for CS1_CONFIG here.
  1287. */
  1288. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1289. continue;
  1290. }
  1291. if (dimm_params[dimm_number].n_ranks == 0) {
  1292. debug("Skipping setup of CS%u "
  1293. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1294. continue;
  1295. }
  1296. if (popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1297. /*
  1298. * This works superbank 2CS
  1299. * There are 2 or more memory controllers configured
  1300. * identically, memory is interleaved between them,
  1301. * and each controller uses rank interleaving within
  1302. * itself. Therefore the starting and ending address
  1303. * on each controller is twice the amount present on
  1304. * each controller. If any CS is not included in the
  1305. * interleaving, the memory on that CS is not accssible
  1306. * and the total memory size is reduced. The CS is also
  1307. * disabled.
  1308. */
  1309. unsigned long long ctlr_density = 0;
  1310. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1311. case FSL_DDR_CS0_CS1:
  1312. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1313. ctlr_density = dimm_params[0].rank_density * 2;
  1314. if (i > 1)
  1315. cs_en = 0;
  1316. break;
  1317. case FSL_DDR_CS2_CS3:
  1318. ctlr_density = dimm_params[0].rank_density;
  1319. if (i > 0)
  1320. cs_en = 0;
  1321. break;
  1322. case FSL_DDR_CS0_CS1_CS2_CS3:
  1323. /*
  1324. * The four CS interleaving should have been verified by
  1325. * populate_memctl_options()
  1326. */
  1327. ctlr_density = dimm_params[0].rank_density * 4;
  1328. break;
  1329. default:
  1330. break;
  1331. }
  1332. ea = (CONFIG_NUM_DDR_CONTROLLERS *
  1333. (ctlr_density >> dbw_cap_adj)) - 1;
  1334. }
  1335. else if (!popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1336. /*
  1337. * If memory interleaving between controllers is NOT
  1338. * enabled, the starting address for each memory
  1339. * controller is distinct. However, because rank
  1340. * interleaving is enabled, the starting and ending
  1341. * addresses of the total memory on that memory
  1342. * controller needs to be programmed into its
  1343. * respective CS0_BNDS.
  1344. */
  1345. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1346. case FSL_DDR_CS0_CS1_CS2_CS3:
  1347. /* CS0+CS1+CS2+CS3 interleaving, only CS0_CNDS
  1348. * needs to be set.
  1349. */
  1350. sa = common_dimm->base_address;
  1351. ea = sa + (4 * (rank_density >> dbw_cap_adj))-1;
  1352. break;
  1353. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1354. /* CS0+CS1 and CS2+CS3 interleaving, CS0_CNDS
  1355. * and CS2_CNDS need to be set.
  1356. */
  1357. if ((i == 2) && (dimm_number == 0)) {
  1358. sa = dimm_params[dimm_number].base_address +
  1359. 2 * (rank_density >> dbw_cap_adj);
  1360. ea = sa + 2 * (rank_density >> dbw_cap_adj) - 1;
  1361. } else {
  1362. sa = dimm_params[dimm_number].base_address;
  1363. ea = sa + (2 * (rank_density >>
  1364. dbw_cap_adj)) - 1;
  1365. }
  1366. break;
  1367. case FSL_DDR_CS0_CS1:
  1368. /* CS0+CS1 interleaving, CS0_CNDS needs
  1369. * to be set
  1370. */
  1371. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1372. sa = dimm_params[dimm_number].base_address;
  1373. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1374. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1375. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1376. } else {
  1377. sa = 0;
  1378. ea = 0;
  1379. }
  1380. if (i == 0)
  1381. ea += (rank_density >> dbw_cap_adj);
  1382. break;
  1383. case FSL_DDR_CS2_CS3:
  1384. /* CS2+CS3 interleaving*/
  1385. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1386. sa = dimm_params[dimm_number].base_address;
  1387. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1388. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1389. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1390. } else {
  1391. sa = 0;
  1392. ea = 0;
  1393. }
  1394. if (i == 2)
  1395. ea += (rank_density >> dbw_cap_adj);
  1396. break;
  1397. default: /* No bank(chip-select) interleaving */
  1398. break;
  1399. }
  1400. }
  1401. else if (popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1402. /*
  1403. * Only the rank on CS0 of each memory controller may
  1404. * be used if memory controller interleaving is used
  1405. * without rank interleaving within each memory
  1406. * controller. However, the ending address programmed
  1407. * into each CS0 must be the sum of the amount of
  1408. * memory in the two CS0 ranks.
  1409. */
  1410. if (i == 0) {
  1411. ea = (2 * (rank_density >> dbw_cap_adj)) - 1;
  1412. }
  1413. }
  1414. else if (!popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1415. /*
  1416. * No rank interleaving and no memory controller
  1417. * interleaving.
  1418. */
  1419. sa = dimm_params[dimm_number].base_address;
  1420. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1421. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1422. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1423. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1424. } else {
  1425. sa = 0;
  1426. ea = 0;
  1427. }
  1428. }
  1429. sa >>= 24;
  1430. ea >>= 24;
  1431. ddr->cs[i].bnds = (0
  1432. | ((sa & 0xFFF) << 16) /* starting address MSB */
  1433. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1434. );
  1435. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1436. if (cs_en) {
  1437. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1438. set_csn_config_2(i, ddr);
  1439. } else
  1440. printf("CS%d is disabled.\n", i);
  1441. }
  1442. /*
  1443. * In the case we only need to compute the ddr sdram size, we only need
  1444. * to set csn registers, so return from here.
  1445. */
  1446. if (size_only)
  1447. return 0;
  1448. set_ddr_eor(ddr, popts);
  1449. #if !defined(CONFIG_FSL_DDR1)
  1450. set_timing_cfg_0(ddr, popts);
  1451. #endif
  1452. set_timing_cfg_3(ddr, common_dimm, cas_latency);
  1453. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1454. set_timing_cfg_2(ddr, popts, common_dimm,
  1455. cas_latency, additive_latency);
  1456. set_ddr_cdr1(ddr, popts);
  1457. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1458. ip_rev = fsl_ddr_get_version();
  1459. if (ip_rev > 0x40400)
  1460. unq_mrs_en = 1;
  1461. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  1462. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1463. cas_latency, additive_latency, unq_mrs_en);
  1464. set_ddr_sdram_mode_2(ddr, popts, unq_mrs_en);
  1465. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1466. set_ddr_data_init(ddr);
  1467. set_ddr_sdram_clk_cntl(ddr, popts);
  1468. set_ddr_init_addr(ddr);
  1469. set_ddr_init_ext_addr(ddr);
  1470. set_timing_cfg_4(ddr, popts);
  1471. set_timing_cfg_5(ddr, cas_latency);
  1472. set_ddr_zq_cntl(ddr, zq_en);
  1473. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1474. set_ddr_sr_cntr(ddr, sr_it);
  1475. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  1476. return check_fsl_memctl_config_regs(ddr);
  1477. }