MPC8315ERDB.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #ifdef CONFIG_NAND
  27. #define CONFIG_NAND_U_BOOT 1
  28. #define CONFIG_RAMBOOT_TEXT_BASE 0x00100000
  29. #endif
  30. /*
  31. * High Level Configuration Options
  32. */
  33. #define CONFIG_E300 1 /* E300 family */
  34. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  35. #define CONFIG_MPC831x 1 /* MPC831x CPU family */
  36. #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
  37. #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
  38. /*
  39. * System Clock Setup
  40. */
  41. #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
  42. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  43. /*
  44. * Hardware Reset Configuration Word
  45. * if CLKIN is 66.66MHz, then
  46. * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
  47. */
  48. #define CONFIG_SYS_HRCW_LOW (\
  49. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  50. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  51. HRCWL_SVCOD_DIV_2 |\
  52. HRCWL_CSB_TO_CLKIN_2X1 |\
  53. HRCWL_CORE_TO_CSB_3X1)
  54. #define CONFIG_SYS_HRCW_HIGH_BASE (\
  55. HRCWH_PCI_HOST |\
  56. HRCWH_PCI1_ARBITER_ENABLE |\
  57. HRCWH_CORE_ENABLE |\
  58. HRCWH_BOOTSEQ_DISABLE |\
  59. HRCWH_SW_WATCHDOG_DISABLE |\
  60. HRCWH_TSEC1M_IN_RGMII |\
  61. HRCWH_TSEC2M_IN_RGMII |\
  62. HRCWH_BIG_ENDIAN |\
  63. HRCWH_LALE_NORMAL)
  64. #ifdef CONFIG_NAND_SPL
  65. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  66. HRCWH_FROM_0XFFF00100 |\
  67. HRCWH_ROM_LOC_NAND_SP_8BIT |\
  68. HRCWH_RL_EXT_NAND)
  69. #else
  70. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  71. HRCWH_FROM_0X00000100 |\
  72. HRCWH_ROM_LOC_LOCAL_16BIT |\
  73. HRCWH_RL_EXT_LEGACY)
  74. #endif
  75. /*
  76. * System IO Config
  77. */
  78. #define CONFIG_SYS_SICRH 0x00000000
  79. #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
  80. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  81. #define CONFIG_HWCONFIG
  82. /*
  83. * IMMR new address
  84. */
  85. #define CONFIG_SYS_IMMR 0xE0000000
  86. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  87. #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
  88. #endif
  89. /*
  90. * Arbiter Setup
  91. */
  92. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  93. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  94. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
  95. /*
  96. * DDR Setup
  97. */
  98. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  99. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  100. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  101. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  102. #define CONFIG_SYS_DDRCDR_VALUE ( DDRCDR_EN \
  103. | DDRCDR_PZ_LOZ \
  104. | DDRCDR_NZ_LOZ \
  105. | DDRCDR_ODT \
  106. | DDRCDR_Q_DRN )
  107. /* 0x7b880001 */
  108. /*
  109. * Manually set up DDR parameters
  110. * consist of two chips HY5PS12621BFP-C4 from HYNIX
  111. */
  112. #define CONFIG_SYS_DDR_SIZE 128 /* MB */
  113. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
  114. #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \
  115. | 0x00010000 /* ODT_WR to CSn */ \
  116. | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
  117. /* 0x80010102 */
  118. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  119. #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
  120. | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
  121. | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
  122. | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
  123. | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
  124. | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
  125. | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
  126. | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
  127. /* 0x00220802 */
  128. #define CONFIG_SYS_DDR_TIMING_1 ( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \
  129. | ( 7 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
  130. | ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \
  131. | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
  132. | ( 6 << TIMING_CFG1_REFREC_SHIFT ) \
  133. | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \
  134. | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
  135. | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
  136. /* 0x27256222 */
  137. #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
  138. | ( 4 << TIMING_CFG2_CPO_SHIFT ) \
  139. | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
  140. | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
  141. | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
  142. | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
  143. | ( 5 << TIMING_CFG2_FOUR_ACT_SHIFT) )
  144. /* 0x121048c5 */
  145. #define CONFIG_SYS_DDR_INTERVAL ( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \
  146. | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
  147. /* 0x03600100 */
  148. #define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \
  149. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  150. | SDRAM_CFG_32_BE )
  151. /* 0x43080000 */
  152. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
  153. #define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \
  154. | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
  155. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  156. #define CONFIG_SYS_DDR_MODE2 0x00000000
  157. /*
  158. * Memory test
  159. */
  160. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  161. #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
  162. #define CONFIG_SYS_MEMTEST_END 0x00140000
  163. /*
  164. * The reserved memory
  165. */
  166. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  167. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  168. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  169. /*
  170. * Initial RAM Base Address Setup
  171. */
  172. #define CONFIG_SYS_INIT_RAM_LOCK 1
  173. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  174. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
  175. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  176. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  177. /*
  178. * Local Bus Configuration & Clock Setup
  179. */
  180. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  181. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  182. #define CONFIG_SYS_LBC_LBCR 0x00040000
  183. #define CONFIG_FSL_ELBC 1
  184. /*
  185. * FLASH on the Local Bus
  186. */
  187. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  188. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  189. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  190. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  191. #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
  192. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  193. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
  194. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */
  195. #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
  196. | (2 << BR_PS_SHIFT) /* 16 bit port size */ \
  197. | BR_V ) /* valid */
  198. #define CONFIG_SYS_NOR_OR_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
  199. | OR_UPM_XAM \
  200. | OR_GPCM_CSNT \
  201. | OR_GPCM_ACS_DIV2 \
  202. | OR_GPCM_XACS \
  203. | OR_GPCM_SCY_15 \
  204. | OR_GPCM_TRLX \
  205. | OR_GPCM_EHTR \
  206. | OR_GPCM_EAD )
  207. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  208. #define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors and 8 8KB top sectors per device */
  209. #undef CONFIG_SYS_FLASH_CHECKSUM
  210. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  211. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  212. /*
  213. * NAND Flash on the Local Bus
  214. */
  215. #ifdef CONFIG_NAND_SPL
  216. #define CONFIG_SYS_NAND_BASE 0xFFF00000
  217. #else
  218. #define CONFIG_SYS_NAND_BASE 0xE0600000
  219. #endif
  220. #define CONFIG_MTD_DEVICE
  221. #define CONFIG_MTD_PARTITION
  222. #define CONFIG_CMD_MTDPARTS
  223. #define MTDIDS_DEFAULT "nand0=e0600000.flash"
  224. #define MTDPARTS_DEFAULT \
  225. "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
  226. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  227. #define CONFIG_MTD_NAND_VERIFY_WRITE 1
  228. #define CONFIG_CMD_NAND 1
  229. #define CONFIG_NAND_FSL_ELBC 1
  230. #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
  231. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
  232. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
  233. #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
  234. #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
  235. #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
  236. #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
  237. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  238. | BR_PS_8 /* Port Size = 8 bit */ \
  239. | BR_MS_FCM /* MSEL = FCM */ \
  240. | BR_V ) /* valid */
  241. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFF8000 /* length 32K */ \
  242. | OR_FCM_CSCT \
  243. | OR_FCM_CST \
  244. | OR_FCM_CHT \
  245. | OR_FCM_SCY_1 \
  246. | OR_FCM_TRLX \
  247. | OR_FCM_EHTR )
  248. /* 0xFFFF8396 */
  249. #ifdef CONFIG_NAND_U_BOOT
  250. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  251. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  252. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  253. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  254. #else
  255. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  256. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  257. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  258. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  259. #endif
  260. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
  261. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
  262. #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
  263. #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
  264. #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
  265. !defined(CONFIG_NAND_SPL)
  266. #define CONFIG_SYS_RAMBOOT
  267. #else
  268. #undef CONFIG_SYS_RAMBOOT
  269. #endif
  270. /*
  271. * Serial Port
  272. */
  273. #define CONFIG_CONS_INDEX 1
  274. #define CONFIG_SYS_NS16550
  275. #define CONFIG_SYS_NS16550_SERIAL
  276. #define CONFIG_SYS_NS16550_REG_SIZE 1
  277. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
  278. #define CONFIG_SYS_BAUDRATE_TABLE \
  279. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  280. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  281. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  282. /* Use the HUSH parser */
  283. #define CONFIG_SYS_HUSH_PARSER
  284. #ifdef CONFIG_SYS_HUSH_PARSER
  285. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  286. #endif
  287. /* Pass open firmware flat tree */
  288. #define CONFIG_OF_LIBFDT 1
  289. #define CONFIG_OF_BOARD_SETUP 1
  290. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  291. /* I2C */
  292. #define CONFIG_HARD_I2C /* I2C with hardware support */
  293. #define CONFIG_FSL_I2C
  294. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  295. #define CONFIG_SYS_I2C_SLAVE 0x7F
  296. #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
  297. #define CONFIG_SYS_I2C_OFFSET 0x3000
  298. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  299. /*
  300. * Board info - revision and where boot from
  301. */
  302. #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
  303. /*
  304. * Config on-board RTC
  305. */
  306. #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
  307. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  308. /*
  309. * General PCI
  310. * Addresses are mapped 1-1.
  311. */
  312. #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
  313. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  314. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  315. #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
  316. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  317. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  318. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  319. #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
  320. #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
  321. #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
  322. #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
  323. #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
  324. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  325. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
  326. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
  327. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  328. #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
  329. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
  330. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  331. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
  332. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  333. #define CONFIG_SYS_PCIE2_BASE 0xC0000000
  334. #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
  335. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
  336. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
  337. #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
  338. #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
  339. #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
  340. #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
  341. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
  342. #define CONFIG_PCI
  343. #define CONFIG_PCIE
  344. #define CONFIG_NET_MULTI
  345. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  346. #define CONFIG_EEPRO100
  347. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  348. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  349. #ifndef CONFIG_NET_MULTI
  350. #define CONFIG_NET_MULTI 1
  351. #endif
  352. #define CONFIG_HAS_FSL_DR_USB
  353. #define CONFIG_SYS_SCCR_USBDRCM 3
  354. #define CONFIG_CMD_USB
  355. #define CONFIG_USB_STORAGE
  356. #define CONFIG_USB_EHCI
  357. #define CONFIG_USB_EHCI_FSL
  358. #define CONFIG_USB_PHY_TYPE "utmi"
  359. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  360. /*
  361. * TSEC
  362. */
  363. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  364. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  365. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  366. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  367. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  368. /*
  369. * TSEC ethernet configuration
  370. */
  371. #define CONFIG_MII 1 /* MII PHY management */
  372. #define CONFIG_TSEC1 1
  373. #define CONFIG_TSEC1_NAME "eTSEC0"
  374. #define CONFIG_TSEC2 1
  375. #define CONFIG_TSEC2_NAME "eTSEC1"
  376. #define TSEC1_PHY_ADDR 0
  377. #define TSEC2_PHY_ADDR 1
  378. #define TSEC1_PHYIDX 0
  379. #define TSEC2_PHYIDX 0
  380. #define TSEC1_FLAGS TSEC_GIGABIT
  381. #define TSEC2_FLAGS TSEC_GIGABIT
  382. /* Options are: eTSEC[0-1] */
  383. #define CONFIG_ETHPRIME "eTSEC1"
  384. /*
  385. * SATA
  386. */
  387. #define CONFIG_LIBATA
  388. #define CONFIG_FSL_SATA
  389. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  390. #define CONFIG_SATA1
  391. #define CONFIG_SYS_SATA1_OFFSET 0x18000
  392. #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
  393. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  394. #define CONFIG_SATA2
  395. #define CONFIG_SYS_SATA2_OFFSET 0x19000
  396. #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
  397. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  398. #ifdef CONFIG_FSL_SATA
  399. #define CONFIG_LBA48
  400. #define CONFIG_CMD_SATA
  401. #define CONFIG_DOS_PARTITION
  402. #define CONFIG_CMD_EXT2
  403. #endif
  404. /*
  405. * Environment
  406. */
  407. #if defined(CONFIG_NAND_U_BOOT)
  408. #define CONFIG_ENV_IS_IN_NAND 1
  409. #define CONFIG_ENV_OFFSET (512 * 1024)
  410. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  411. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  412. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  413. #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
  414. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
  415. CONFIG_ENV_RANGE)
  416. #elif !defined(CONFIG_SYS_RAMBOOT)
  417. #define CONFIG_ENV_IS_IN_FLASH 1
  418. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  419. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  420. #define CONFIG_ENV_SIZE 0x2000
  421. #else
  422. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  423. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  424. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  425. #define CONFIG_ENV_SIZE 0x2000
  426. #endif
  427. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  428. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  429. /*
  430. * BOOTP options
  431. */
  432. #define CONFIG_BOOTP_BOOTFILESIZE
  433. #define CONFIG_BOOTP_BOOTPATH
  434. #define CONFIG_BOOTP_GATEWAY
  435. #define CONFIG_BOOTP_HOSTNAME
  436. /*
  437. * Command line configuration.
  438. */
  439. #include <config_cmd_default.h>
  440. #define CONFIG_CMD_PING
  441. #define CONFIG_CMD_I2C
  442. #define CONFIG_CMD_MII
  443. #define CONFIG_CMD_DATE
  444. #define CONFIG_CMD_PCI
  445. #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
  446. #undef CONFIG_CMD_SAVEENV
  447. #undef CONFIG_CMD_LOADS
  448. #endif
  449. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  450. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  451. #undef CONFIG_WATCHDOG /* watchdog disabled */
  452. /*
  453. * Miscellaneous configurable options
  454. */
  455. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  456. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  457. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  458. #if defined(CONFIG_CMD_KGDB)
  459. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  460. #else
  461. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  462. #endif
  463. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  464. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  465. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  466. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  467. /*
  468. * For booting Linux, the board info and command line data
  469. * have to be in the first 256 MB of memory, since this is
  470. * the maximum mapped by the Linux kernel during initialization.
  471. */
  472. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  473. /*
  474. * Core HID Setup
  475. */
  476. #define CONFIG_SYS_HID0_INIT 0x000000000
  477. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  478. HID0_ENABLE_INSTRUCTION_CACHE | \
  479. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  480. #define CONFIG_SYS_HID2 HID2_HBE
  481. /*
  482. * MMU Setup
  483. */
  484. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  485. /* DDR: cache cacheable */
  486. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  487. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
  488. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  489. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  490. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  491. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
  492. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  493. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP)
  494. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  495. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  496. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  497. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  498. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | \
  499. BATU_VS | BATU_VP)
  500. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
  501. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  502. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  503. /* Stack in dcache: cacheable, no memory coherence */
  504. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
  505. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  506. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  507. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  508. /* PCI MEM space: cacheable */
  509. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  510. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  511. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  512. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  513. /* PCI MMIO space: cache-inhibit and guarded */
  514. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
  515. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  516. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  517. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  518. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  519. #define CONFIG_SYS_IBAT6L 0
  520. #define CONFIG_SYS_IBAT6U 0
  521. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  522. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  523. #define CONFIG_SYS_IBAT7L 0
  524. #define CONFIG_SYS_IBAT7U 0
  525. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  526. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  527. /*
  528. * Internal Definitions
  529. *
  530. * Boot Flags
  531. */
  532. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  533. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  534. #if defined(CONFIG_CMD_KGDB)
  535. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  536. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  537. #endif
  538. /*
  539. * Environment Configuration
  540. */
  541. #define CONFIG_ENV_OVERWRITE
  542. #if defined(CONFIG_TSEC_ENET)
  543. #define CONFIG_HAS_ETH0
  544. #define CONFIG_HAS_ETH1
  545. #endif
  546. #define CONFIG_BAUDRATE 115200
  547. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  548. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  549. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  550. #define CONFIG_EXTRA_ENV_SETTINGS \
  551. "netdev=eth0\0" \
  552. "consoledev=ttyS0\0" \
  553. "ramdiskaddr=1000000\0" \
  554. "ramdiskfile=ramfs.83xx\0" \
  555. "fdtaddr=780000\0" \
  556. "fdtfile=mpc8315erdb.dtb\0" \
  557. "usb_phy_type=utmi\0" \
  558. ""
  559. #define CONFIG_NFSBOOTCOMMAND \
  560. "setenv bootargs root=/dev/nfs rw " \
  561. "nfsroot=$serverip:$rootpath " \
  562. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  563. "console=$consoledev,$baudrate $othbootargs;" \
  564. "tftp $loadaddr $bootfile;" \
  565. "tftp $fdtaddr $fdtfile;" \
  566. "bootm $loadaddr - $fdtaddr"
  567. #define CONFIG_RAMBOOTCOMMAND \
  568. "setenv bootargs root=/dev/ram rw " \
  569. "console=$consoledev,$baudrate $othbootargs;" \
  570. "tftp $ramdiskaddr $ramdiskfile;" \
  571. "tftp $loadaddr $bootfile;" \
  572. "tftp $fdtaddr $fdtfile;" \
  573. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  574. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  575. #endif /* __CONFIG_H */