44x_spd_ddr2.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326
  1. /*
  2. * cpu/ppc4xx/44x_spd_ddr2.c
  3. * This SPD SDRAM detection code supports AMCC PPC44x cpu's with a
  4. * DDR2 controller (non Denali Core). Those currently are:
  5. *
  6. * 405: 405EX(r)
  7. * 440/460: 440SP/440SPe/460EX/460GT
  8. *
  9. * Copyright (c) 2008 Nuovation System Designs, LLC
  10. * Grant Erickson <gerickson@nuovations.com>
  11. * (C) Copyright 2007-2008
  12. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  13. *
  14. * COPYRIGHT AMCC CORPORATION 2004
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. *
  34. */
  35. /* define DEBUG for debugging output (obviously ;-)) */
  36. #if 0
  37. #define DEBUG
  38. #endif
  39. #include <common.h>
  40. #include <command.h>
  41. #include <ppc4xx.h>
  42. #include <i2c.h>
  43. #include <asm/io.h>
  44. #include <asm/processor.h>
  45. #include <asm/mmu.h>
  46. #include <asm/cache.h>
  47. #if defined(CONFIG_SDRAM_PPC4xx_IBM_DDR2)
  48. #define PPC4xx_IBM_DDR2_DUMP_REGISTER(mnemonic) \
  49. do { \
  50. u32 data; \
  51. mfsdram(SDRAM_##mnemonic, data); \
  52. printf("%20s[%02x] = 0x%08X\n", \
  53. "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
  54. } while (0)
  55. #define PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(mnemonic) \
  56. do { \
  57. u32 data; \
  58. data = mfdcr(SDRAM_##mnemonic); \
  59. printf("%20s[%02x] = 0x%08X\n", \
  60. "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
  61. } while (0)
  62. #if defined(CONFIG_440)
  63. /*
  64. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2
  65. * memory region. Right now the cache should still be disabled in U-Boot
  66. * because of the EMAC driver, that need its buffer descriptor to be located
  67. * in non cached memory.
  68. *
  69. * If at some time this restriction doesn't apply anymore, just define
  70. * CONFIG_4xx_DCACHE in the board config file and this code should setup
  71. * everything correctly.
  72. */
  73. #ifdef CONFIG_4xx_DCACHE
  74. /* enable caching on SDRAM */
  75. #define MY_TLB_WORD2_I_ENABLE 0
  76. #else
  77. /* disable caching on SDRAM */
  78. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE
  79. #endif /* CONFIG_4xx_DCACHE */
  80. void dcbz_area(u32 start_address, u32 num_bytes);
  81. #endif /* CONFIG_440 */
  82. #define MAXRANKS 4
  83. #define MAXBXCF 4
  84. #define MULDIV64(m1, m2, d) (u32)(((u64)(m1) * (u64)(m2)) / (u64)(d))
  85. static unsigned long is_ecc_enabled(void);
  86. /*-----------------------------------------------------------------------------+
  87. * wait_ddr_idle
  88. *-----------------------------------------------------------------------------*/
  89. static void wait_ddr_idle(void)
  90. {
  91. u32 val;
  92. do {
  93. mfsdram(SDRAM_MCSTAT, val);
  94. } while ((val & SDRAM_MCSTAT_IDLE_MASK) == SDRAM_MCSTAT_IDLE_NOT);
  95. }
  96. /*-----------------------------------------------------------------------------+
  97. * sdram_memsize
  98. *-----------------------------------------------------------------------------*/
  99. static phys_size_t sdram_memsize(void)
  100. {
  101. phys_size_t mem_size;
  102. unsigned long mcopt2;
  103. unsigned long mcstat;
  104. unsigned long mb0cf;
  105. unsigned long sdsz;
  106. unsigned long i;
  107. mem_size = 0;
  108. mfsdram(SDRAM_MCOPT2, mcopt2);
  109. mfsdram(SDRAM_MCSTAT, mcstat);
  110. /* DDR controller must be enabled and not in self-refresh. */
  111. /* Otherwise memsize is zero. */
  112. if (((mcopt2 & SDRAM_MCOPT2_DCEN_MASK) == SDRAM_MCOPT2_DCEN_ENABLE)
  113. && ((mcopt2 & SDRAM_MCOPT2_SREN_MASK) == SDRAM_MCOPT2_SREN_EXIT)
  114. && ((mcstat & (SDRAM_MCSTAT_MIC_MASK | SDRAM_MCSTAT_SRMS_MASK))
  115. == (SDRAM_MCSTAT_MIC_COMP | SDRAM_MCSTAT_SRMS_NOT_SF))) {
  116. for (i = 0; i < MAXBXCF; i++) {
  117. mfsdram(SDRAM_MB0CF + (i << 2), mb0cf);
  118. /* Banks enabled */
  119. if ((mb0cf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  120. #if defined(CONFIG_440)
  121. sdsz = mfdcr_any(SDRAM_R0BAS + i) & SDRAM_RXBAS_SDSZ_MASK;
  122. #else
  123. sdsz = mb0cf & SDRAM_RXBAS_SDSZ_MASK;
  124. #endif
  125. switch(sdsz) {
  126. case SDRAM_RXBAS_SDSZ_8:
  127. mem_size+=8;
  128. break;
  129. case SDRAM_RXBAS_SDSZ_16:
  130. mem_size+=16;
  131. break;
  132. case SDRAM_RXBAS_SDSZ_32:
  133. mem_size+=32;
  134. break;
  135. case SDRAM_RXBAS_SDSZ_64:
  136. mem_size+=64;
  137. break;
  138. case SDRAM_RXBAS_SDSZ_128:
  139. mem_size+=128;
  140. break;
  141. case SDRAM_RXBAS_SDSZ_256:
  142. mem_size+=256;
  143. break;
  144. case SDRAM_RXBAS_SDSZ_512:
  145. mem_size+=512;
  146. break;
  147. case SDRAM_RXBAS_SDSZ_1024:
  148. mem_size+=1024;
  149. break;
  150. case SDRAM_RXBAS_SDSZ_2048:
  151. mem_size+=2048;
  152. break;
  153. case SDRAM_RXBAS_SDSZ_4096:
  154. mem_size+=4096;
  155. break;
  156. default:
  157. printf("WARNING: Unsupported bank size (SDSZ=0x%lx)!\n"
  158. , sdsz);
  159. mem_size=0;
  160. break;
  161. }
  162. }
  163. }
  164. }
  165. return mem_size << 20;
  166. }
  167. /*-----------------------------------------------------------------------------+
  168. * board_add_ram_info
  169. *-----------------------------------------------------------------------------*/
  170. void board_add_ram_info(int use_default)
  171. {
  172. PPC4xx_SYS_INFO board_cfg;
  173. u32 val;
  174. if (is_ecc_enabled())
  175. puts(" (ECC");
  176. else
  177. puts(" (ECC not");
  178. get_sys_info(&board_cfg);
  179. #if defined(CONFIG_440)
  180. mfsdr(SDR0_DDR0, val);
  181. val = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(val), 1);
  182. #else
  183. mfsdr(SDR0_SDSTP0, val);
  184. val = MULDIV64((board_cfg.freqPLB), SDR0_SDSTP0_PLB2xDV0_DECODE(val), 1);
  185. #endif
  186. printf(" enabled, %d MHz", (val * 2) / 1000000);
  187. mfsdram(SDRAM_MMODE, val);
  188. val = (val & SDRAM_MMODE_DCL_MASK) >> 4;
  189. printf(", CL%d)", val);
  190. }
  191. #ifdef CONFIG_DDR_ECC
  192. /*-----------------------------------------------------------------------------+
  193. * program_ecc_addr.
  194. *-----------------------------------------------------------------------------*/
  195. static void program_ecc_addr(unsigned long start_address,
  196. unsigned long num_bytes,
  197. unsigned long tlb_word2_i_value)
  198. {
  199. unsigned long current_address;
  200. unsigned long end_address;
  201. unsigned long address_increment;
  202. unsigned long mcopt1;
  203. char str[] = "ECC generation -";
  204. char slash[] = "\\|/-\\|/-";
  205. int loop = 0;
  206. int loopi = 0;
  207. current_address = start_address;
  208. mfsdram(SDRAM_MCOPT1, mcopt1);
  209. if ((mcopt1 & SDRAM_MCOPT1_MCHK_MASK) != SDRAM_MCOPT1_MCHK_NON) {
  210. mtsdram(SDRAM_MCOPT1,
  211. (mcopt1 & ~SDRAM_MCOPT1_MCHK_MASK) | SDRAM_MCOPT1_MCHK_GEN);
  212. sync();
  213. eieio();
  214. wait_ddr_idle();
  215. puts(str);
  216. #ifdef CONFIG_440
  217. if (tlb_word2_i_value == TLB_WORD2_I_ENABLE) {
  218. #endif
  219. /* ECC bit set method for non-cached memory */
  220. if ((mcopt1 & SDRAM_MCOPT1_DMWD_MASK) == SDRAM_MCOPT1_DMWD_32)
  221. address_increment = 4;
  222. else
  223. address_increment = 8;
  224. end_address = current_address + num_bytes;
  225. while (current_address < end_address) {
  226. *((unsigned long *)current_address) = 0x00000000;
  227. current_address += address_increment;
  228. if ((loop++ % (2 << 20)) == 0) {
  229. putc('\b');
  230. putc(slash[loopi++ % 8]);
  231. }
  232. }
  233. #ifdef CONFIG_440
  234. } else {
  235. /* ECC bit set method for cached memory */
  236. dcbz_area(start_address, num_bytes);
  237. /* Write modified dcache lines back to memory */
  238. clean_dcache_range(start_address, start_address + num_bytes);
  239. }
  240. #endif /* CONFIG_440 */
  241. blank_string(strlen(str));
  242. sync();
  243. eieio();
  244. wait_ddr_idle();
  245. /* clear ECC error repoting registers */
  246. mtsdram(SDRAM_ECCCR, 0xffffffff);
  247. mtdcr(0x4c, 0xffffffff);
  248. mtsdram(SDRAM_MCOPT1,
  249. (mcopt1 & ~SDRAM_MCOPT1_MCHK_MASK) | SDRAM_MCOPT1_MCHK_CHK_REP);
  250. sync();
  251. eieio();
  252. wait_ddr_idle();
  253. }
  254. }
  255. /*-----------------------------------------------------------------------------+
  256. * do_program_ecc.
  257. *-----------------------------------------------------------------------------*/
  258. static void do_program_ecc(unsigned long tlb_word2_i_value)
  259. {
  260. unsigned long mcopt1;
  261. unsigned long mcopt2;
  262. unsigned long mcstat;
  263. phys_size_t memsize = sdram_memsize();
  264. if (memsize > CONFIG_MAX_MEM_MAPPED) {
  265. printf("\nWarning: Can't enable ECC on systems with more than 2GB of SDRAM!\n");
  266. return;
  267. }
  268. mfsdram(SDRAM_MCOPT1, mcopt1);
  269. mfsdram(SDRAM_MCOPT2, mcopt2);
  270. if ((mcopt1 & SDRAM_MCOPT1_MCHK_MASK) != SDRAM_MCOPT1_MCHK_NON) {
  271. /* DDR controller must be enabled and not in self-refresh. */
  272. mfsdram(SDRAM_MCSTAT, mcstat);
  273. if (((mcopt2 & SDRAM_MCOPT2_DCEN_MASK) == SDRAM_MCOPT2_DCEN_ENABLE)
  274. && ((mcopt2 & SDRAM_MCOPT2_SREN_MASK) == SDRAM_MCOPT2_SREN_EXIT)
  275. && ((mcstat & (SDRAM_MCSTAT_MIC_MASK | SDRAM_MCSTAT_SRMS_MASK))
  276. == (SDRAM_MCSTAT_MIC_COMP | SDRAM_MCSTAT_SRMS_NOT_SF))) {
  277. program_ecc_addr(0, memsize, tlb_word2_i_value);
  278. }
  279. }
  280. }
  281. #endif /* CONFIG_DDR_ECC */
  282. #if defined(CONFIG_SPD_EEPROM)
  283. /*-----------------------------------------------------------------------------+
  284. * Defines
  285. *-----------------------------------------------------------------------------*/
  286. #ifndef TRUE
  287. #define TRUE 1
  288. #endif
  289. #ifndef FALSE
  290. #define FALSE 0
  291. #endif
  292. #define SDRAM_DDR1 1
  293. #define SDRAM_DDR2 2
  294. #define SDRAM_NONE 0
  295. #define MAXDIMMS 2
  296. #define MAX_SPD_BYTES 256 /* Max number of bytes on the DIMM's SPD EEPROM */
  297. #define ONE_BILLION 1000000000
  298. #define CMD_NOP (7 << 19)
  299. #define CMD_PRECHARGE (2 << 19)
  300. #define CMD_REFRESH (1 << 19)
  301. #define CMD_EMR (0 << 19)
  302. #define CMD_READ (5 << 19)
  303. #define CMD_WRITE (4 << 19)
  304. #define SELECT_MR (0 << 16)
  305. #define SELECT_EMR (1 << 16)
  306. #define SELECT_EMR2 (2 << 16)
  307. #define SELECT_EMR3 (3 << 16)
  308. /* MR */
  309. #define DLL_RESET 0x00000100
  310. #define WRITE_RECOV_2 (1 << 9)
  311. #define WRITE_RECOV_3 (2 << 9)
  312. #define WRITE_RECOV_4 (3 << 9)
  313. #define WRITE_RECOV_5 (4 << 9)
  314. #define WRITE_RECOV_6 (5 << 9)
  315. #define BURST_LEN_4 0x00000002
  316. /* EMR */
  317. #define ODT_0_OHM 0x00000000
  318. #define ODT_50_OHM 0x00000044
  319. #define ODT_75_OHM 0x00000004
  320. #define ODT_150_OHM 0x00000040
  321. #define ODS_FULL 0x00000000
  322. #define ODS_REDUCED 0x00000002
  323. #define OCD_CALIB_DEF 0x00000380
  324. /* defines for ODT (On Die Termination) of the 440SP(e) DDR2 controller */
  325. #define ODT_EB0R (0x80000000 >> 8)
  326. #define ODT_EB0W (0x80000000 >> 7)
  327. #define CALC_ODT_R(n) (ODT_EB0R << (n << 1))
  328. #define CALC_ODT_W(n) (ODT_EB0W << (n << 1))
  329. #define CALC_ODT_RW(n) (CALC_ODT_R(n) | CALC_ODT_W(n))
  330. /* Defines for the Read Cycle Delay test */
  331. #define NUMMEMTESTS 8
  332. #define NUMMEMWORDS 8
  333. #define NUMLOOPS 64 /* memory test loops */
  334. /*
  335. * Newer PPC's like 440SPe, 460EX/GT can be equipped with more than 2GB of SDRAM.
  336. * To support such configurations, we "only" map the first 2GB via the TLB's. We
  337. * need some free virtual address space for the remaining peripherals like, SoC
  338. * devices, FLASH etc.
  339. *
  340. * Note that ECC is currently not supported on configurations with more than 2GB
  341. * SDRAM. This is because we only map the first 2GB on such systems, and therefore
  342. * the ECC parity byte of the remaining area can't be written.
  343. */
  344. /*
  345. * Board-specific Platform code can reimplement spd_ddr_init_hang () if needed
  346. */
  347. void __spd_ddr_init_hang (void)
  348. {
  349. hang ();
  350. }
  351. void spd_ddr_init_hang (void) __attribute__((weak, alias("__spd_ddr_init_hang")));
  352. /*
  353. * To provide an interface for board specific config values in this common
  354. * DDR setup code, we implement he "weak" default functions here. They return
  355. * the default value back to the caller.
  356. *
  357. * Please see include/configs/yucca.h for an example fora board specific
  358. * implementation.
  359. */
  360. u32 __ddr_wrdtr(u32 default_val)
  361. {
  362. return default_val;
  363. }
  364. u32 ddr_wrdtr(u32) __attribute__((weak, alias("__ddr_wrdtr")));
  365. u32 __ddr_clktr(u32 default_val)
  366. {
  367. return default_val;
  368. }
  369. u32 ddr_clktr(u32) __attribute__((weak, alias("__ddr_clktr")));
  370. /* Private Structure Definitions */
  371. /* enum only to ease code for cas latency setting */
  372. typedef enum ddr_cas_id {
  373. DDR_CAS_2 = 20,
  374. DDR_CAS_2_5 = 25,
  375. DDR_CAS_3 = 30,
  376. DDR_CAS_4 = 40,
  377. DDR_CAS_5 = 50
  378. } ddr_cas_id_t;
  379. /*-----------------------------------------------------------------------------+
  380. * Prototypes
  381. *-----------------------------------------------------------------------------*/
  382. static phys_size_t sdram_memsize(void);
  383. static void get_spd_info(unsigned long *dimm_populated,
  384. unsigned char *iic0_dimm_addr,
  385. unsigned long num_dimm_banks);
  386. static void check_mem_type(unsigned long *dimm_populated,
  387. unsigned char *iic0_dimm_addr,
  388. unsigned long num_dimm_banks);
  389. static void check_frequency(unsigned long *dimm_populated,
  390. unsigned char *iic0_dimm_addr,
  391. unsigned long num_dimm_banks);
  392. static void check_rank_number(unsigned long *dimm_populated,
  393. unsigned char *iic0_dimm_addr,
  394. unsigned long num_dimm_banks);
  395. static void check_voltage_type(unsigned long *dimm_populated,
  396. unsigned char *iic0_dimm_addr,
  397. unsigned long num_dimm_banks);
  398. static void program_memory_queue(unsigned long *dimm_populated,
  399. unsigned char *iic0_dimm_addr,
  400. unsigned long num_dimm_banks);
  401. static void program_codt(unsigned long *dimm_populated,
  402. unsigned char *iic0_dimm_addr,
  403. unsigned long num_dimm_banks);
  404. static void program_mode(unsigned long *dimm_populated,
  405. unsigned char *iic0_dimm_addr,
  406. unsigned long num_dimm_banks,
  407. ddr_cas_id_t *selected_cas,
  408. int *write_recovery);
  409. static void program_tr(unsigned long *dimm_populated,
  410. unsigned char *iic0_dimm_addr,
  411. unsigned long num_dimm_banks);
  412. static void program_rtr(unsigned long *dimm_populated,
  413. unsigned char *iic0_dimm_addr,
  414. unsigned long num_dimm_banks);
  415. static void program_bxcf(unsigned long *dimm_populated,
  416. unsigned char *iic0_dimm_addr,
  417. unsigned long num_dimm_banks);
  418. static void program_copt1(unsigned long *dimm_populated,
  419. unsigned char *iic0_dimm_addr,
  420. unsigned long num_dimm_banks);
  421. static void program_initplr(unsigned long *dimm_populated,
  422. unsigned char *iic0_dimm_addr,
  423. unsigned long num_dimm_banks,
  424. ddr_cas_id_t selected_cas,
  425. int write_recovery);
  426. #ifdef CONFIG_DDR_ECC
  427. static void program_ecc(unsigned long *dimm_populated,
  428. unsigned char *iic0_dimm_addr,
  429. unsigned long num_dimm_banks,
  430. unsigned long tlb_word2_i_value);
  431. #endif
  432. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  433. static void program_DQS_calibration(unsigned long *dimm_populated,
  434. unsigned char *iic0_dimm_addr,
  435. unsigned long num_dimm_banks);
  436. #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
  437. static void test(void);
  438. #else
  439. static void DQS_calibration_process(void);
  440. #endif
  441. #endif
  442. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]);
  443. static unsigned char spd_read(uchar chip, uint addr)
  444. {
  445. unsigned char data[2];
  446. if (i2c_probe(chip) == 0)
  447. if (i2c_read(chip, addr, 1, data, 1) == 0)
  448. return data[0];
  449. return 0;
  450. }
  451. /*-----------------------------------------------------------------------------+
  452. * initdram. Initializes the 440SP Memory Queue and DDR SDRAM controller.
  453. * Note: This routine runs from flash with a stack set up in the chip's
  454. * sram space. It is important that the routine does not require .sbss, .bss or
  455. * .data sections. It also cannot call routines that require these sections.
  456. *-----------------------------------------------------------------------------*/
  457. /*-----------------------------------------------------------------------------
  458. * Function: initdram
  459. * Description: Configures SDRAM memory banks for DDR operation.
  460. * Auto Memory Configuration option reads the DDR SDRAM EEPROMs
  461. * via the IIC bus and then configures the DDR SDRAM memory
  462. * banks appropriately. If Auto Memory Configuration is
  463. * not used, it is assumed that no DIMM is plugged
  464. *-----------------------------------------------------------------------------*/
  465. phys_size_t initdram(int board_type)
  466. {
  467. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  468. unsigned char spd0[MAX_SPD_BYTES];
  469. unsigned char spd1[MAX_SPD_BYTES];
  470. unsigned char *dimm_spd[MAXDIMMS];
  471. unsigned long dimm_populated[MAXDIMMS];
  472. unsigned long num_dimm_banks; /* on board dimm banks */
  473. unsigned long val;
  474. ddr_cas_id_t selected_cas = DDR_CAS_5; /* preset to silence compiler */
  475. int write_recovery;
  476. phys_size_t dram_size = 0;
  477. num_dimm_banks = sizeof(iic0_dimm_addr);
  478. /*------------------------------------------------------------------
  479. * Set up an array of SPD matrixes.
  480. *-----------------------------------------------------------------*/
  481. dimm_spd[0] = spd0;
  482. dimm_spd[1] = spd1;
  483. /*------------------------------------------------------------------
  484. * Reset the DDR-SDRAM controller.
  485. *-----------------------------------------------------------------*/
  486. mtsdr(SDR0_SRST, (0x80000000 >> 10));
  487. mtsdr(SDR0_SRST, 0x00000000);
  488. /*
  489. * Make sure I2C controller is initialized
  490. * before continuing.
  491. */
  492. /* switch to correct I2C bus */
  493. I2C_SET_BUS(CONFIG_SYS_SPD_BUS_NUM);
  494. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  495. /*------------------------------------------------------------------
  496. * Clear out the serial presence detect buffers.
  497. * Perform IIC reads from the dimm. Fill in the spds.
  498. * Check to see if the dimm slots are populated
  499. *-----------------------------------------------------------------*/
  500. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  501. /*------------------------------------------------------------------
  502. * Check the memory type for the dimms plugged.
  503. *-----------------------------------------------------------------*/
  504. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  505. /*------------------------------------------------------------------
  506. * Check the frequency supported for the dimms plugged.
  507. *-----------------------------------------------------------------*/
  508. check_frequency(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  509. /*------------------------------------------------------------------
  510. * Check the total rank number.
  511. *-----------------------------------------------------------------*/
  512. check_rank_number(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  513. /*------------------------------------------------------------------
  514. * Check the voltage type for the dimms plugged.
  515. *-----------------------------------------------------------------*/
  516. check_voltage_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  517. /*------------------------------------------------------------------
  518. * Program SDRAM controller options 2 register
  519. * Except Enabling of the memory controller.
  520. *-----------------------------------------------------------------*/
  521. mfsdram(SDRAM_MCOPT2, val);
  522. mtsdram(SDRAM_MCOPT2,
  523. (val &
  524. ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_PMEN_MASK |
  525. SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_XSRP_MASK |
  526. SDRAM_MCOPT2_ISIE_MASK))
  527. | (SDRAM_MCOPT2_SREN_ENTER | SDRAM_MCOPT2_PMEN_DISABLE |
  528. SDRAM_MCOPT2_IPTR_IDLE | SDRAM_MCOPT2_XSRP_ALLOW |
  529. SDRAM_MCOPT2_ISIE_ENABLE));
  530. /*------------------------------------------------------------------
  531. * Program SDRAM controller options 1 register
  532. * Note: Does not enable the memory controller.
  533. *-----------------------------------------------------------------*/
  534. program_copt1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  535. /*------------------------------------------------------------------
  536. * Set the SDRAM Controller On Die Termination Register
  537. *-----------------------------------------------------------------*/
  538. program_codt(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  539. /*------------------------------------------------------------------
  540. * Program SDRAM refresh register.
  541. *-----------------------------------------------------------------*/
  542. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  543. /*------------------------------------------------------------------
  544. * Program SDRAM mode register.
  545. *-----------------------------------------------------------------*/
  546. program_mode(dimm_populated, iic0_dimm_addr, num_dimm_banks,
  547. &selected_cas, &write_recovery);
  548. /*------------------------------------------------------------------
  549. * Set the SDRAM Write Data/DM/DQS Clock Timing Reg
  550. *-----------------------------------------------------------------*/
  551. mfsdram(SDRAM_WRDTR, val);
  552. mtsdram(SDRAM_WRDTR, (val & ~(SDRAM_WRDTR_LLWP_MASK | SDRAM_WRDTR_WTR_MASK)) |
  553. ddr_wrdtr(SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_90_DEG_ADV));
  554. /*------------------------------------------------------------------
  555. * Set the SDRAM Clock Timing Register
  556. *-----------------------------------------------------------------*/
  557. mfsdram(SDRAM_CLKTR, val);
  558. mtsdram(SDRAM_CLKTR, (val & ~SDRAM_CLKTR_CLKP_MASK) |
  559. ddr_clktr(SDRAM_CLKTR_CLKP_0_DEG));
  560. /*------------------------------------------------------------------
  561. * Program the BxCF registers.
  562. *-----------------------------------------------------------------*/
  563. program_bxcf(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  564. /*------------------------------------------------------------------
  565. * Program SDRAM timing registers.
  566. *-----------------------------------------------------------------*/
  567. program_tr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  568. /*------------------------------------------------------------------
  569. * Set the Extended Mode register
  570. *-----------------------------------------------------------------*/
  571. mfsdram(SDRAM_MEMODE, val);
  572. mtsdram(SDRAM_MEMODE,
  573. (val & ~(SDRAM_MEMODE_DIC_MASK | SDRAM_MEMODE_DLL_MASK |
  574. SDRAM_MEMODE_RTT_MASK | SDRAM_MEMODE_DQS_MASK)) |
  575. (SDRAM_MEMODE_DIC_NORMAL | SDRAM_MEMODE_DLL_ENABLE
  576. | SDRAM_MEMODE_RTT_150OHM | SDRAM_MEMODE_DQS_ENABLE));
  577. /*------------------------------------------------------------------
  578. * Program Initialization preload registers.
  579. *-----------------------------------------------------------------*/
  580. program_initplr(dimm_populated, iic0_dimm_addr, num_dimm_banks,
  581. selected_cas, write_recovery);
  582. /*------------------------------------------------------------------
  583. * Delay to ensure 200usec have elapsed since reset.
  584. *-----------------------------------------------------------------*/
  585. udelay(400);
  586. /*------------------------------------------------------------------
  587. * Set the memory queue core base addr.
  588. *-----------------------------------------------------------------*/
  589. program_memory_queue(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  590. /*------------------------------------------------------------------
  591. * Program SDRAM controller options 2 register
  592. * Enable the memory controller.
  593. *-----------------------------------------------------------------*/
  594. mfsdram(SDRAM_MCOPT2, val);
  595. mtsdram(SDRAM_MCOPT2,
  596. (val & ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_DCEN_MASK |
  597. SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_ISIE_MASK)) |
  598. SDRAM_MCOPT2_IPTR_EXECUTE);
  599. /*------------------------------------------------------------------
  600. * Wait for IPTR_EXECUTE init sequence to complete.
  601. *-----------------------------------------------------------------*/
  602. do {
  603. mfsdram(SDRAM_MCSTAT, val);
  604. } while ((val & SDRAM_MCSTAT_MIC_MASK) == SDRAM_MCSTAT_MIC_NOTCOMP);
  605. /* enable the controller only after init sequence completes */
  606. mfsdram(SDRAM_MCOPT2, val);
  607. mtsdram(SDRAM_MCOPT2, (val | SDRAM_MCOPT2_DCEN_ENABLE));
  608. /* Make sure delay-line calibration is done before proceeding */
  609. do {
  610. mfsdram(SDRAM_DLCR, val);
  611. } while (!(val & SDRAM_DLCR_DLCS_COMPLETE));
  612. /* get installed memory size */
  613. dram_size = sdram_memsize();
  614. /*
  615. * Limit size to 2GB
  616. */
  617. if (dram_size > CONFIG_MAX_MEM_MAPPED)
  618. dram_size = CONFIG_MAX_MEM_MAPPED;
  619. /* and program tlb entries for this size (dynamic) */
  620. /*
  621. * Program TLB entries with caches enabled, for best performace
  622. * while auto-calibrating and ECC generation
  623. */
  624. program_tlb(0, 0, dram_size, 0);
  625. /*------------------------------------------------------------------
  626. * DQS calibration.
  627. *-----------------------------------------------------------------*/
  628. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  629. DQS_autocalibration();
  630. #else
  631. program_DQS_calibration(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  632. #endif
  633. #ifdef CONFIG_DDR_ECC
  634. /*------------------------------------------------------------------
  635. * If ecc is enabled, initialize the parity bits.
  636. *-----------------------------------------------------------------*/
  637. program_ecc(dimm_populated, iic0_dimm_addr, num_dimm_banks, 0);
  638. #endif
  639. /*
  640. * Now after initialization (auto-calibration and ECC generation)
  641. * remove the TLB entries with caches enabled and program again with
  642. * desired cache functionality
  643. */
  644. remove_tlb(0, dram_size);
  645. program_tlb(0, 0, dram_size, MY_TLB_WORD2_I_ENABLE);
  646. ppc4xx_ibm_ddr2_register_dump();
  647. /*
  648. * Clear potential errors resulting from auto-calibration.
  649. * If not done, then we could get an interrupt later on when
  650. * exceptions are enabled.
  651. */
  652. set_mcsr(get_mcsr());
  653. return sdram_memsize();
  654. }
  655. static void get_spd_info(unsigned long *dimm_populated,
  656. unsigned char *iic0_dimm_addr,
  657. unsigned long num_dimm_banks)
  658. {
  659. unsigned long dimm_num;
  660. unsigned long dimm_found;
  661. unsigned char num_of_bytes;
  662. unsigned char total_size;
  663. dimm_found = FALSE;
  664. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  665. num_of_bytes = 0;
  666. total_size = 0;
  667. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  668. debug("\nspd_read(0x%x) returned %d\n",
  669. iic0_dimm_addr[dimm_num], num_of_bytes);
  670. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  671. debug("spd_read(0x%x) returned %d\n",
  672. iic0_dimm_addr[dimm_num], total_size);
  673. if ((num_of_bytes != 0) && (total_size != 0)) {
  674. dimm_populated[dimm_num] = TRUE;
  675. dimm_found = TRUE;
  676. debug("DIMM slot %lu: populated\n", dimm_num);
  677. } else {
  678. dimm_populated[dimm_num] = FALSE;
  679. debug("DIMM slot %lu: Not populated\n", dimm_num);
  680. }
  681. }
  682. if (dimm_found == FALSE) {
  683. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  684. spd_ddr_init_hang ();
  685. }
  686. }
  687. /*------------------------------------------------------------------
  688. * For the memory DIMMs installed, this routine verifies that they
  689. * really are DDR specific DIMMs.
  690. *-----------------------------------------------------------------*/
  691. static void check_mem_type(unsigned long *dimm_populated,
  692. unsigned char *iic0_dimm_addr,
  693. unsigned long num_dimm_banks)
  694. {
  695. unsigned long dimm_num;
  696. unsigned long dimm_type;
  697. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  698. if (dimm_populated[dimm_num] == TRUE) {
  699. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  700. switch (dimm_type) {
  701. case 1:
  702. printf("ERROR: Standard Fast Page Mode DRAM DIMM detected in "
  703. "slot %d.\n", (unsigned int)dimm_num);
  704. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  705. printf("Replace the DIMM module with a supported DIMM.\n\n");
  706. spd_ddr_init_hang ();
  707. break;
  708. case 2:
  709. printf("ERROR: EDO DIMM detected in slot %d.\n",
  710. (unsigned int)dimm_num);
  711. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  712. printf("Replace the DIMM module with a supported DIMM.\n\n");
  713. spd_ddr_init_hang ();
  714. break;
  715. case 3:
  716. printf("ERROR: Pipelined Nibble DIMM detected in slot %d.\n",
  717. (unsigned int)dimm_num);
  718. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  719. printf("Replace the DIMM module with a supported DIMM.\n\n");
  720. spd_ddr_init_hang ();
  721. break;
  722. case 4:
  723. printf("ERROR: SDRAM DIMM detected in slot %d.\n",
  724. (unsigned int)dimm_num);
  725. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  726. printf("Replace the DIMM module with a supported DIMM.\n\n");
  727. spd_ddr_init_hang ();
  728. break;
  729. case 5:
  730. printf("ERROR: Multiplexed ROM DIMM detected in slot %d.\n",
  731. (unsigned int)dimm_num);
  732. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  733. printf("Replace the DIMM module with a supported DIMM.\n\n");
  734. spd_ddr_init_hang ();
  735. break;
  736. case 6:
  737. printf("ERROR: SGRAM DIMM detected in slot %d.\n",
  738. (unsigned int)dimm_num);
  739. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  740. printf("Replace the DIMM module with a supported DIMM.\n\n");
  741. spd_ddr_init_hang ();
  742. break;
  743. case 7:
  744. debug("DIMM slot %lu: DDR1 SDRAM detected\n", dimm_num);
  745. dimm_populated[dimm_num] = SDRAM_DDR1;
  746. break;
  747. case 8:
  748. debug("DIMM slot %lu: DDR2 SDRAM detected\n", dimm_num);
  749. dimm_populated[dimm_num] = SDRAM_DDR2;
  750. break;
  751. default:
  752. printf("ERROR: Unknown DIMM detected in slot %d.\n",
  753. (unsigned int)dimm_num);
  754. printf("Only DDR1 and DDR2 SDRAM DIMMs are supported.\n");
  755. printf("Replace the DIMM module with a supported DIMM.\n\n");
  756. spd_ddr_init_hang ();
  757. break;
  758. }
  759. }
  760. }
  761. for (dimm_num = 1; dimm_num < num_dimm_banks; dimm_num++) {
  762. if ((dimm_populated[dimm_num-1] != SDRAM_NONE)
  763. && (dimm_populated[dimm_num] != SDRAM_NONE)
  764. && (dimm_populated[dimm_num-1] != dimm_populated[dimm_num])) {
  765. printf("ERROR: DIMM's DDR1 and DDR2 type can not be mixed.\n");
  766. spd_ddr_init_hang ();
  767. }
  768. }
  769. }
  770. /*------------------------------------------------------------------
  771. * For the memory DIMMs installed, this routine verifies that
  772. * frequency previously calculated is supported.
  773. *-----------------------------------------------------------------*/
  774. static void check_frequency(unsigned long *dimm_populated,
  775. unsigned char *iic0_dimm_addr,
  776. unsigned long num_dimm_banks)
  777. {
  778. unsigned long dimm_num;
  779. unsigned long tcyc_reg;
  780. unsigned long cycle_time;
  781. unsigned long calc_cycle_time;
  782. unsigned long sdram_freq;
  783. unsigned long sdr_ddrpll;
  784. PPC4xx_SYS_INFO board_cfg;
  785. /*------------------------------------------------------------------
  786. * Get the board configuration info.
  787. *-----------------------------------------------------------------*/
  788. get_sys_info(&board_cfg);
  789. mfsdr(SDR0_DDR0, sdr_ddrpll);
  790. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  791. /*
  792. * calc_cycle_time is calculated from DDR frequency set by board/chip
  793. * and is expressed in multiple of 10 picoseconds
  794. * to match the way DIMM cycle time is calculated below.
  795. */
  796. calc_cycle_time = MULDIV64(ONE_BILLION, 100, sdram_freq);
  797. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  798. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  799. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  800. /*
  801. * Byte 9, Cycle time for CAS Latency=X, is split into two nibbles:
  802. * the higher order nibble (bits 4-7) designates the cycle time
  803. * to a granularity of 1ns;
  804. * the value presented by the lower order nibble (bits 0-3)
  805. * has a granularity of .1ns and is added to the value designated
  806. * by the higher nibble. In addition, four lines of the lower order
  807. * nibble are assigned to support +.25,+.33, +.66 and +.75.
  808. */
  809. /* Convert from hex to decimal */
  810. if ((tcyc_reg & 0x0F) == 0x0D)
  811. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
  812. else if ((tcyc_reg & 0x0F) == 0x0C)
  813. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 66;
  814. else if ((tcyc_reg & 0x0F) == 0x0B)
  815. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 33;
  816. else if ((tcyc_reg & 0x0F) == 0x0A)
  817. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 25;
  818. else
  819. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) +
  820. ((tcyc_reg & 0x0F)*10);
  821. debug("cycle_time=%lu [10 picoseconds]\n", cycle_time);
  822. if (cycle_time > (calc_cycle_time + 10)) {
  823. /*
  824. * the provided sdram cycle_time is too small
  825. * for the available DIMM cycle_time.
  826. * The additionnal 100ps is here to accept a small incertainty.
  827. */
  828. printf("ERROR: DRAM DIMM detected with cycle_time %d ps in "
  829. "slot %d \n while calculated cycle time is %d ps.\n",
  830. (unsigned int)(cycle_time*10),
  831. (unsigned int)dimm_num,
  832. (unsigned int)(calc_cycle_time*10));
  833. printf("Replace the DIMM, or change DDR frequency via "
  834. "strapping bits.\n\n");
  835. spd_ddr_init_hang ();
  836. }
  837. }
  838. }
  839. }
  840. /*------------------------------------------------------------------
  841. * For the memory DIMMs installed, this routine verifies two
  842. * ranks/banks maximum are availables.
  843. *-----------------------------------------------------------------*/
  844. static void check_rank_number(unsigned long *dimm_populated,
  845. unsigned char *iic0_dimm_addr,
  846. unsigned long num_dimm_banks)
  847. {
  848. unsigned long dimm_num;
  849. unsigned long dimm_rank;
  850. unsigned long total_rank = 0;
  851. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  852. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  853. dimm_rank = spd_read(iic0_dimm_addr[dimm_num], 5);
  854. if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  855. dimm_rank = (dimm_rank & 0x0F) +1;
  856. else
  857. dimm_rank = dimm_rank & 0x0F;
  858. if (dimm_rank > MAXRANKS) {
  859. printf("ERROR: DRAM DIMM detected with %lu ranks in "
  860. "slot %lu is not supported.\n", dimm_rank, dimm_num);
  861. printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
  862. printf("Replace the DIMM module with a supported DIMM.\n\n");
  863. spd_ddr_init_hang ();
  864. } else
  865. total_rank += dimm_rank;
  866. }
  867. if (total_rank > MAXRANKS) {
  868. printf("ERROR: DRAM DIMM detected with a total of %d ranks "
  869. "for all slots.\n", (unsigned int)total_rank);
  870. printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
  871. printf("Remove one of the DIMM modules.\n\n");
  872. spd_ddr_init_hang ();
  873. }
  874. }
  875. }
  876. /*------------------------------------------------------------------
  877. * only support 2.5V modules.
  878. * This routine verifies this.
  879. *-----------------------------------------------------------------*/
  880. static void check_voltage_type(unsigned long *dimm_populated,
  881. unsigned char *iic0_dimm_addr,
  882. unsigned long num_dimm_banks)
  883. {
  884. unsigned long dimm_num;
  885. unsigned long voltage_type;
  886. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  887. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  888. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  889. switch (voltage_type) {
  890. case 0x00:
  891. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  892. printf("This DIMM is 5.0 Volt/TTL.\n");
  893. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  894. (unsigned int)dimm_num);
  895. spd_ddr_init_hang ();
  896. break;
  897. case 0x01:
  898. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  899. printf("This DIMM is LVTTL.\n");
  900. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  901. (unsigned int)dimm_num);
  902. spd_ddr_init_hang ();
  903. break;
  904. case 0x02:
  905. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  906. printf("This DIMM is 1.5 Volt.\n");
  907. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  908. (unsigned int)dimm_num);
  909. spd_ddr_init_hang ();
  910. break;
  911. case 0x03:
  912. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  913. printf("This DIMM is 3.3 Volt/TTL.\n");
  914. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  915. (unsigned int)dimm_num);
  916. spd_ddr_init_hang ();
  917. break;
  918. case 0x04:
  919. /* 2.5 Voltage only for DDR1 */
  920. break;
  921. case 0x05:
  922. /* 1.8 Voltage only for DDR2 */
  923. break;
  924. default:
  925. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  926. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  927. (unsigned int)dimm_num);
  928. spd_ddr_init_hang ();
  929. break;
  930. }
  931. }
  932. }
  933. }
  934. /*-----------------------------------------------------------------------------+
  935. * program_copt1.
  936. *-----------------------------------------------------------------------------*/
  937. static void program_copt1(unsigned long *dimm_populated,
  938. unsigned char *iic0_dimm_addr,
  939. unsigned long num_dimm_banks)
  940. {
  941. unsigned long dimm_num;
  942. unsigned long mcopt1;
  943. unsigned long ecc_enabled;
  944. unsigned long ecc = 0;
  945. unsigned long data_width = 0;
  946. unsigned long dimm_32bit;
  947. unsigned long dimm_64bit;
  948. unsigned long registered = 0;
  949. unsigned long attribute = 0;
  950. unsigned long buf0, buf1; /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
  951. unsigned long bankcount;
  952. unsigned long ddrtype;
  953. unsigned long val;
  954. #ifdef CONFIG_DDR_ECC
  955. ecc_enabled = TRUE;
  956. #else
  957. ecc_enabled = FALSE;
  958. #endif
  959. dimm_32bit = FALSE;
  960. dimm_64bit = FALSE;
  961. buf0 = FALSE;
  962. buf1 = FALSE;
  963. /*------------------------------------------------------------------
  964. * Set memory controller options reg 1, SDRAM_MCOPT1.
  965. *-----------------------------------------------------------------*/
  966. mfsdram(SDRAM_MCOPT1, val);
  967. mcopt1 = val & ~(SDRAM_MCOPT1_MCHK_MASK | SDRAM_MCOPT1_RDEN_MASK |
  968. SDRAM_MCOPT1_PMU_MASK | SDRAM_MCOPT1_DMWD_MASK |
  969. SDRAM_MCOPT1_UIOS_MASK | SDRAM_MCOPT1_BCNT_MASK |
  970. SDRAM_MCOPT1_DDR_TYPE_MASK | SDRAM_MCOPT1_RWOO_MASK |
  971. SDRAM_MCOPT1_WOOO_MASK | SDRAM_MCOPT1_DCOO_MASK |
  972. SDRAM_MCOPT1_DREF_MASK);
  973. mcopt1 |= SDRAM_MCOPT1_QDEP;
  974. mcopt1 |= SDRAM_MCOPT1_PMU_OPEN;
  975. mcopt1 |= SDRAM_MCOPT1_RWOO_DISABLED;
  976. mcopt1 |= SDRAM_MCOPT1_WOOO_DISABLED;
  977. mcopt1 |= SDRAM_MCOPT1_DCOO_DISABLED;
  978. mcopt1 |= SDRAM_MCOPT1_DREF_NORMAL;
  979. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  980. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  981. /* test ecc support */
  982. ecc = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 11);
  983. if (ecc != 0x02) /* ecc not supported */
  984. ecc_enabled = FALSE;
  985. /* test bank count */
  986. bankcount = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 17);
  987. if (bankcount == 0x04) /* bank count = 4 */
  988. mcopt1 |= SDRAM_MCOPT1_4_BANKS;
  989. else /* bank count = 8 */
  990. mcopt1 |= SDRAM_MCOPT1_8_BANKS;
  991. /* test DDR type */
  992. ddrtype = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2);
  993. /* test for buffered/unbuffered, registered, differential clocks */
  994. registered = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 20);
  995. attribute = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 21);
  996. /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
  997. if (dimm_num == 0) {
  998. if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
  999. mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
  1000. if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
  1001. mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
  1002. if (registered == 1) { /* DDR2 always buffered */
  1003. /* TODO: what about above comments ? */
  1004. mcopt1 |= SDRAM_MCOPT1_RDEN;
  1005. buf0 = TRUE;
  1006. } else {
  1007. /* TODO: the mask 0x02 doesn't match Samsung def for byte 21. */
  1008. if ((attribute & 0x02) == 0x00) {
  1009. /* buffered not supported */
  1010. buf0 = FALSE;
  1011. } else {
  1012. mcopt1 |= SDRAM_MCOPT1_RDEN;
  1013. buf0 = TRUE;
  1014. }
  1015. }
  1016. }
  1017. else if (dimm_num == 1) {
  1018. if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
  1019. mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
  1020. if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
  1021. mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
  1022. if (registered == 1) {
  1023. /* DDR2 always buffered */
  1024. mcopt1 |= SDRAM_MCOPT1_RDEN;
  1025. buf1 = TRUE;
  1026. } else {
  1027. if ((attribute & 0x02) == 0x00) {
  1028. /* buffered not supported */
  1029. buf1 = FALSE;
  1030. } else {
  1031. mcopt1 |= SDRAM_MCOPT1_RDEN;
  1032. buf1 = TRUE;
  1033. }
  1034. }
  1035. }
  1036. /* Note that for DDR2 the byte 7 is reserved, but OK to keep code as is. */
  1037. data_width = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 6) +
  1038. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 7)) << 8);
  1039. switch (data_width) {
  1040. case 72:
  1041. case 64:
  1042. dimm_64bit = TRUE;
  1043. break;
  1044. case 40:
  1045. case 32:
  1046. dimm_32bit = TRUE;
  1047. break;
  1048. default:
  1049. printf("WARNING: Detected a DIMM with a data width of %lu bits.\n",
  1050. data_width);
  1051. printf("Only DIMMs with 32 or 64 bit DDR-SDRAM widths are supported.\n");
  1052. break;
  1053. }
  1054. }
  1055. }
  1056. /* verify matching properties */
  1057. if ((dimm_populated[0] != SDRAM_NONE) && (dimm_populated[1] != SDRAM_NONE)) {
  1058. if (buf0 != buf1) {
  1059. printf("ERROR: DIMM's buffered/unbuffered, registered, clocking don't match.\n");
  1060. spd_ddr_init_hang ();
  1061. }
  1062. }
  1063. if ((dimm_64bit == TRUE) && (dimm_32bit == TRUE)) {
  1064. printf("ERROR: Cannot mix 32 bit and 64 bit DDR-SDRAM DIMMs together.\n");
  1065. spd_ddr_init_hang ();
  1066. }
  1067. else if ((dimm_64bit == TRUE) && (dimm_32bit == FALSE)) {
  1068. mcopt1 |= SDRAM_MCOPT1_DMWD_64;
  1069. } else if ((dimm_64bit == FALSE) && (dimm_32bit == TRUE)) {
  1070. mcopt1 |= SDRAM_MCOPT1_DMWD_32;
  1071. } else {
  1072. printf("ERROR: Please install only 32 or 64 bit DDR-SDRAM DIMMs.\n\n");
  1073. spd_ddr_init_hang ();
  1074. }
  1075. if (ecc_enabled == TRUE)
  1076. mcopt1 |= SDRAM_MCOPT1_MCHK_GEN;
  1077. else
  1078. mcopt1 |= SDRAM_MCOPT1_MCHK_NON;
  1079. mtsdram(SDRAM_MCOPT1, mcopt1);
  1080. }
  1081. /*-----------------------------------------------------------------------------+
  1082. * program_codt.
  1083. *-----------------------------------------------------------------------------*/
  1084. static void program_codt(unsigned long *dimm_populated,
  1085. unsigned char *iic0_dimm_addr,
  1086. unsigned long num_dimm_banks)
  1087. {
  1088. unsigned long codt;
  1089. unsigned long modt0 = 0;
  1090. unsigned long modt1 = 0;
  1091. unsigned long modt2 = 0;
  1092. unsigned long modt3 = 0;
  1093. unsigned char dimm_num;
  1094. unsigned char dimm_rank;
  1095. unsigned char total_rank = 0;
  1096. unsigned char total_dimm = 0;
  1097. unsigned char dimm_type = 0;
  1098. unsigned char firstSlot = 0;
  1099. /*------------------------------------------------------------------
  1100. * Set the SDRAM Controller On Die Termination Register
  1101. *-----------------------------------------------------------------*/
  1102. mfsdram(SDRAM_CODT, codt);
  1103. codt &= ~(SDRAM_CODT_DQS_SINGLE_END | SDRAM_CODT_CKSE_SINGLE_END);
  1104. codt |= SDRAM_CODT_IO_NMODE;
  1105. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1106. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1107. dimm_rank = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 5);
  1108. if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08) {
  1109. dimm_rank = (dimm_rank & 0x0F) + 1;
  1110. dimm_type = SDRAM_DDR2;
  1111. } else {
  1112. dimm_rank = dimm_rank & 0x0F;
  1113. dimm_type = SDRAM_DDR1;
  1114. }
  1115. total_rank += dimm_rank;
  1116. total_dimm++;
  1117. if ((dimm_num == 0) && (total_dimm == 1))
  1118. firstSlot = TRUE;
  1119. else
  1120. firstSlot = FALSE;
  1121. }
  1122. }
  1123. if (dimm_type == SDRAM_DDR2) {
  1124. codt |= SDRAM_CODT_DQS_1_8_V_DDR2;
  1125. if ((total_dimm == 1) && (firstSlot == TRUE)) {
  1126. if (total_rank == 1) { /* PUUU */
  1127. codt |= CALC_ODT_R(0);
  1128. modt0 = CALC_ODT_W(0);
  1129. modt1 = 0x00000000;
  1130. modt2 = 0x00000000;
  1131. modt3 = 0x00000000;
  1132. }
  1133. if (total_rank == 2) { /* PPUU */
  1134. codt |= CALC_ODT_R(0) | CALC_ODT_R(1);
  1135. modt0 = CALC_ODT_W(0) | CALC_ODT_W(1);
  1136. modt1 = 0x00000000;
  1137. modt2 = 0x00000000;
  1138. modt3 = 0x00000000;
  1139. }
  1140. } else if ((total_dimm == 1) && (firstSlot != TRUE)) {
  1141. if (total_rank == 1) { /* UUPU */
  1142. codt |= CALC_ODT_R(2);
  1143. modt0 = 0x00000000;
  1144. modt1 = 0x00000000;
  1145. modt2 = CALC_ODT_W(2);
  1146. modt3 = 0x00000000;
  1147. }
  1148. if (total_rank == 2) { /* UUPP */
  1149. codt |= CALC_ODT_R(2) | CALC_ODT_R(3);
  1150. modt0 = 0x00000000;
  1151. modt1 = 0x00000000;
  1152. modt2 = CALC_ODT_W(2) | CALC_ODT_W(3);
  1153. modt3 = 0x00000000;
  1154. }
  1155. }
  1156. if (total_dimm == 2) {
  1157. if (total_rank == 2) { /* PUPU */
  1158. codt |= CALC_ODT_R(0) | CALC_ODT_R(2);
  1159. modt0 = CALC_ODT_RW(2);
  1160. modt1 = 0x00000000;
  1161. modt2 = CALC_ODT_RW(0);
  1162. modt3 = 0x00000000;
  1163. }
  1164. if (total_rank == 4) { /* PPPP */
  1165. codt |= CALC_ODT_R(0) | CALC_ODT_R(1) |
  1166. CALC_ODT_R(2) | CALC_ODT_R(3);
  1167. modt0 = CALC_ODT_RW(2) | CALC_ODT_RW(3);
  1168. modt1 = 0x00000000;
  1169. modt2 = CALC_ODT_RW(0) | CALC_ODT_RW(1);
  1170. modt3 = 0x00000000;
  1171. }
  1172. }
  1173. } else {
  1174. codt |= SDRAM_CODT_DQS_2_5_V_DDR1;
  1175. modt0 = 0x00000000;
  1176. modt1 = 0x00000000;
  1177. modt2 = 0x00000000;
  1178. modt3 = 0x00000000;
  1179. if (total_dimm == 1) {
  1180. if (total_rank == 1)
  1181. codt |= 0x00800000;
  1182. if (total_rank == 2)
  1183. codt |= 0x02800000;
  1184. }
  1185. if (total_dimm == 2) {
  1186. if (total_rank == 2)
  1187. codt |= 0x08800000;
  1188. if (total_rank == 4)
  1189. codt |= 0x2a800000;
  1190. }
  1191. }
  1192. debug("nb of dimm %d\n", total_dimm);
  1193. debug("nb of rank %d\n", total_rank);
  1194. if (total_dimm == 1)
  1195. debug("dimm in slot %d\n", firstSlot);
  1196. mtsdram(SDRAM_CODT, codt);
  1197. mtsdram(SDRAM_MODT0, modt0);
  1198. mtsdram(SDRAM_MODT1, modt1);
  1199. mtsdram(SDRAM_MODT2, modt2);
  1200. mtsdram(SDRAM_MODT3, modt3);
  1201. }
  1202. /*-----------------------------------------------------------------------------+
  1203. * program_initplr.
  1204. *-----------------------------------------------------------------------------*/
  1205. static void program_initplr(unsigned long *dimm_populated,
  1206. unsigned char *iic0_dimm_addr,
  1207. unsigned long num_dimm_banks,
  1208. ddr_cas_id_t selected_cas,
  1209. int write_recovery)
  1210. {
  1211. u32 cas = 0;
  1212. u32 odt = 0;
  1213. u32 ods = 0;
  1214. u32 mr;
  1215. u32 wr;
  1216. u32 emr;
  1217. u32 emr2;
  1218. u32 emr3;
  1219. int dimm_num;
  1220. int total_dimm = 0;
  1221. /******************************************************
  1222. ** Assumption: if more than one DIMM, all DIMMs are the same
  1223. ** as already checked in check_memory_type
  1224. ******************************************************/
  1225. if ((dimm_populated[0] == SDRAM_DDR1) || (dimm_populated[1] == SDRAM_DDR1)) {
  1226. mtsdram(SDRAM_INITPLR0, 0x81B80000);
  1227. mtsdram(SDRAM_INITPLR1, 0x81900400);
  1228. mtsdram(SDRAM_INITPLR2, 0x81810000);
  1229. mtsdram(SDRAM_INITPLR3, 0xff800162);
  1230. mtsdram(SDRAM_INITPLR4, 0x81900400);
  1231. mtsdram(SDRAM_INITPLR5, 0x86080000);
  1232. mtsdram(SDRAM_INITPLR6, 0x86080000);
  1233. mtsdram(SDRAM_INITPLR7, 0x81000062);
  1234. } else if ((dimm_populated[0] == SDRAM_DDR2) || (dimm_populated[1] == SDRAM_DDR2)) {
  1235. switch (selected_cas) {
  1236. case DDR_CAS_3:
  1237. cas = 3 << 4;
  1238. break;
  1239. case DDR_CAS_4:
  1240. cas = 4 << 4;
  1241. break;
  1242. case DDR_CAS_5:
  1243. cas = 5 << 4;
  1244. break;
  1245. default:
  1246. printf("ERROR: ucode error on selected_cas value %d", selected_cas);
  1247. spd_ddr_init_hang ();
  1248. break;
  1249. }
  1250. #if 0
  1251. /*
  1252. * ToDo - Still a problem with the write recovery:
  1253. * On the Corsair CM2X512-5400C4 module, setting write recovery
  1254. * in the INITPLR reg to the value calculated in program_mode()
  1255. * results in not correctly working DDR2 memory (crash after
  1256. * relocation).
  1257. *
  1258. * So for now, set the write recovery to 3. This seems to work
  1259. * on the Corair module too.
  1260. *
  1261. * 2007-03-01, sr
  1262. */
  1263. switch (write_recovery) {
  1264. case 3:
  1265. wr = WRITE_RECOV_3;
  1266. break;
  1267. case 4:
  1268. wr = WRITE_RECOV_4;
  1269. break;
  1270. case 5:
  1271. wr = WRITE_RECOV_5;
  1272. break;
  1273. case 6:
  1274. wr = WRITE_RECOV_6;
  1275. break;
  1276. default:
  1277. printf("ERROR: write recovery not support (%d)", write_recovery);
  1278. spd_ddr_init_hang ();
  1279. break;
  1280. }
  1281. #else
  1282. wr = WRITE_RECOV_3; /* test-only, see description above */
  1283. #endif
  1284. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++)
  1285. if (dimm_populated[dimm_num] != SDRAM_NONE)
  1286. total_dimm++;
  1287. if (total_dimm == 1) {
  1288. odt = ODT_150_OHM;
  1289. ods = ODS_FULL;
  1290. } else if (total_dimm == 2) {
  1291. odt = ODT_75_OHM;
  1292. ods = ODS_REDUCED;
  1293. } else {
  1294. printf("ERROR: Unsupported number of DIMM's (%d)", total_dimm);
  1295. spd_ddr_init_hang ();
  1296. }
  1297. mr = CMD_EMR | SELECT_MR | BURST_LEN_4 | wr | cas;
  1298. emr = CMD_EMR | SELECT_EMR | odt | ods;
  1299. emr2 = CMD_EMR | SELECT_EMR2;
  1300. emr3 = CMD_EMR | SELECT_EMR3;
  1301. /* NOP - Wait 106 MemClk cycles */
  1302. mtsdram(SDRAM_INITPLR0, SDRAM_INITPLR_ENABLE | CMD_NOP |
  1303. SDRAM_INITPLR_IMWT_ENCODE(106));
  1304. udelay(1000);
  1305. /* precharge 4 MemClk cycles */
  1306. mtsdram(SDRAM_INITPLR1, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
  1307. SDRAM_INITPLR_IMWT_ENCODE(4));
  1308. /* EMR2 - Wait tMRD (2 MemClk cycles) */
  1309. mtsdram(SDRAM_INITPLR2, SDRAM_INITPLR_ENABLE | emr2 |
  1310. SDRAM_INITPLR_IMWT_ENCODE(2));
  1311. /* EMR3 - Wait tMRD (2 MemClk cycles) */
  1312. mtsdram(SDRAM_INITPLR3, SDRAM_INITPLR_ENABLE | emr3 |
  1313. SDRAM_INITPLR_IMWT_ENCODE(2));
  1314. /* EMR DLL ENABLE - Wait tMRD (2 MemClk cycles) */
  1315. mtsdram(SDRAM_INITPLR4, SDRAM_INITPLR_ENABLE | emr |
  1316. SDRAM_INITPLR_IMWT_ENCODE(2));
  1317. /* MR w/ DLL reset - 200 cycle wait for DLL reset */
  1318. mtsdram(SDRAM_INITPLR5, SDRAM_INITPLR_ENABLE | mr | DLL_RESET |
  1319. SDRAM_INITPLR_IMWT_ENCODE(200));
  1320. udelay(1000);
  1321. /* precharge 4 MemClk cycles */
  1322. mtsdram(SDRAM_INITPLR6, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
  1323. SDRAM_INITPLR_IMWT_ENCODE(4));
  1324. /* Refresh 25 MemClk cycles */
  1325. mtsdram(SDRAM_INITPLR7, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1326. SDRAM_INITPLR_IMWT_ENCODE(25));
  1327. /* Refresh 25 MemClk cycles */
  1328. mtsdram(SDRAM_INITPLR8, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1329. SDRAM_INITPLR_IMWT_ENCODE(25));
  1330. /* Refresh 25 MemClk cycles */
  1331. mtsdram(SDRAM_INITPLR9, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1332. SDRAM_INITPLR_IMWT_ENCODE(25));
  1333. /* Refresh 25 MemClk cycles */
  1334. mtsdram(SDRAM_INITPLR10, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1335. SDRAM_INITPLR_IMWT_ENCODE(25));
  1336. /* MR w/o DLL reset - Wait tMRD (2 MemClk cycles) */
  1337. mtsdram(SDRAM_INITPLR11, SDRAM_INITPLR_ENABLE | mr |
  1338. SDRAM_INITPLR_IMWT_ENCODE(2));
  1339. /* EMR OCD Default - Wait tMRD (2 MemClk cycles) */
  1340. mtsdram(SDRAM_INITPLR12, SDRAM_INITPLR_ENABLE | OCD_CALIB_DEF |
  1341. SDRAM_INITPLR_IMWT_ENCODE(2) | emr);
  1342. /* EMR OCD Exit */
  1343. mtsdram(SDRAM_INITPLR13, SDRAM_INITPLR_ENABLE | emr |
  1344. SDRAM_INITPLR_IMWT_ENCODE(2));
  1345. } else {
  1346. printf("ERROR: ucode error as unknown DDR type in program_initplr");
  1347. spd_ddr_init_hang ();
  1348. }
  1349. }
  1350. /*------------------------------------------------------------------
  1351. * This routine programs the SDRAM_MMODE register.
  1352. * the selected_cas is an output parameter, that will be passed
  1353. * by caller to call the above program_initplr( )
  1354. *-----------------------------------------------------------------*/
  1355. static void program_mode(unsigned long *dimm_populated,
  1356. unsigned char *iic0_dimm_addr,
  1357. unsigned long num_dimm_banks,
  1358. ddr_cas_id_t *selected_cas,
  1359. int *write_recovery)
  1360. {
  1361. unsigned long dimm_num;
  1362. unsigned long sdram_ddr1;
  1363. unsigned long t_wr_ns;
  1364. unsigned long t_wr_clk;
  1365. unsigned long cas_bit;
  1366. unsigned long cas_index;
  1367. unsigned long sdram_freq;
  1368. unsigned long ddr_check;
  1369. unsigned long mmode;
  1370. unsigned long tcyc_reg;
  1371. unsigned long cycle_2_0_clk;
  1372. unsigned long cycle_2_5_clk;
  1373. unsigned long cycle_3_0_clk;
  1374. unsigned long cycle_4_0_clk;
  1375. unsigned long cycle_5_0_clk;
  1376. unsigned long max_2_0_tcyc_ns_x_100;
  1377. unsigned long max_2_5_tcyc_ns_x_100;
  1378. unsigned long max_3_0_tcyc_ns_x_100;
  1379. unsigned long max_4_0_tcyc_ns_x_100;
  1380. unsigned long max_5_0_tcyc_ns_x_100;
  1381. unsigned long cycle_time_ns_x_100[3];
  1382. PPC4xx_SYS_INFO board_cfg;
  1383. unsigned char cas_2_0_available;
  1384. unsigned char cas_2_5_available;
  1385. unsigned char cas_3_0_available;
  1386. unsigned char cas_4_0_available;
  1387. unsigned char cas_5_0_available;
  1388. unsigned long sdr_ddrpll;
  1389. /*------------------------------------------------------------------
  1390. * Get the board configuration info.
  1391. *-----------------------------------------------------------------*/
  1392. get_sys_info(&board_cfg);
  1393. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1394. sdram_freq = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(sdr_ddrpll), 1);
  1395. debug("sdram_freq=%lu\n", sdram_freq);
  1396. /*------------------------------------------------------------------
  1397. * Handle the timing. We need to find the worst case timing of all
  1398. * the dimm modules installed.
  1399. *-----------------------------------------------------------------*/
  1400. t_wr_ns = 0;
  1401. cas_2_0_available = TRUE;
  1402. cas_2_5_available = TRUE;
  1403. cas_3_0_available = TRUE;
  1404. cas_4_0_available = TRUE;
  1405. cas_5_0_available = TRUE;
  1406. max_2_0_tcyc_ns_x_100 = 10;
  1407. max_2_5_tcyc_ns_x_100 = 10;
  1408. max_3_0_tcyc_ns_x_100 = 10;
  1409. max_4_0_tcyc_ns_x_100 = 10;
  1410. max_5_0_tcyc_ns_x_100 = 10;
  1411. sdram_ddr1 = TRUE;
  1412. /* loop through all the DIMM slots on the board */
  1413. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1414. /* If a dimm is installed in a particular slot ... */
  1415. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1416. if (dimm_populated[dimm_num] == SDRAM_DDR1)
  1417. sdram_ddr1 = TRUE;
  1418. else
  1419. sdram_ddr1 = FALSE;
  1420. /* t_wr_ns = max(t_wr_ns, (unsigned long)dimm_spd[dimm_num][36] >> 2); */ /* not used in this loop. */
  1421. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  1422. debug("cas_bit[SPD byte 18]=%02lx\n", cas_bit);
  1423. /* For a particular DIMM, grab the three CAS values it supports */
  1424. for (cas_index = 0; cas_index < 3; cas_index++) {
  1425. switch (cas_index) {
  1426. case 0:
  1427. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  1428. break;
  1429. case 1:
  1430. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  1431. break;
  1432. default:
  1433. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  1434. break;
  1435. }
  1436. if ((tcyc_reg & 0x0F) >= 10) {
  1437. if ((tcyc_reg & 0x0F) == 0x0D) {
  1438. /* Convert from hex to decimal */
  1439. cycle_time_ns_x_100[cas_index] =
  1440. (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
  1441. } else {
  1442. printf("ERROR: SPD reported Tcyc is incorrect for DIMM "
  1443. "in slot %d\n", (unsigned int)dimm_num);
  1444. spd_ddr_init_hang ();
  1445. }
  1446. } else {
  1447. /* Convert from hex to decimal */
  1448. cycle_time_ns_x_100[cas_index] =
  1449. (((tcyc_reg & 0xF0) >> 4) * 100) +
  1450. ((tcyc_reg & 0x0F)*10);
  1451. }
  1452. debug("cas_index=%lu: cycle_time_ns_x_100=%lu\n", cas_index,
  1453. cycle_time_ns_x_100[cas_index]);
  1454. }
  1455. /* The rest of this routine determines if CAS 2.0, 2.5, 3.0, 4.0 and 5.0 are */
  1456. /* supported for a particular DIMM. */
  1457. cas_index = 0;
  1458. if (sdram_ddr1) {
  1459. /*
  1460. * DDR devices use the following bitmask for CAS latency:
  1461. * Bit 7 6 5 4 3 2 1 0
  1462. * TBD 4.0 3.5 3.0 2.5 2.0 1.5 1.0
  1463. */
  1464. if (((cas_bit & 0x40) == 0x40) && (cas_index < 3) &&
  1465. (cycle_time_ns_x_100[cas_index] != 0)) {
  1466. max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
  1467. cycle_time_ns_x_100[cas_index]);
  1468. cas_index++;
  1469. } else {
  1470. if (cas_index != 0)
  1471. cas_index++;
  1472. cas_4_0_available = FALSE;
  1473. }
  1474. if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
  1475. (cycle_time_ns_x_100[cas_index] != 0)) {
  1476. max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
  1477. cycle_time_ns_x_100[cas_index]);
  1478. cas_index++;
  1479. } else {
  1480. if (cas_index != 0)
  1481. cas_index++;
  1482. cas_3_0_available = FALSE;
  1483. }
  1484. if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
  1485. (cycle_time_ns_x_100[cas_index] != 0)) {
  1486. max_2_5_tcyc_ns_x_100 = max(max_2_5_tcyc_ns_x_100,
  1487. cycle_time_ns_x_100[cas_index]);
  1488. cas_index++;
  1489. } else {
  1490. if (cas_index != 0)
  1491. cas_index++;
  1492. cas_2_5_available = FALSE;
  1493. }
  1494. if (((cas_bit & 0x04) == 0x04) && (cas_index < 3) &&
  1495. (cycle_time_ns_x_100[cas_index] != 0)) {
  1496. max_2_0_tcyc_ns_x_100 = max(max_2_0_tcyc_ns_x_100,
  1497. cycle_time_ns_x_100[cas_index]);
  1498. cas_index++;
  1499. } else {
  1500. if (cas_index != 0)
  1501. cas_index++;
  1502. cas_2_0_available = FALSE;
  1503. }
  1504. } else {
  1505. /*
  1506. * DDR2 devices use the following bitmask for CAS latency:
  1507. * Bit 7 6 5 4 3 2 1 0
  1508. * TBD 6.0 5.0 4.0 3.0 2.0 TBD TBD
  1509. */
  1510. if (((cas_bit & 0x20) == 0x20) && (cas_index < 3) &&
  1511. (cycle_time_ns_x_100[cas_index] != 0)) {
  1512. max_5_0_tcyc_ns_x_100 = max(max_5_0_tcyc_ns_x_100,
  1513. cycle_time_ns_x_100[cas_index]);
  1514. cas_index++;
  1515. } else {
  1516. if (cas_index != 0)
  1517. cas_index++;
  1518. cas_5_0_available = FALSE;
  1519. }
  1520. if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
  1521. (cycle_time_ns_x_100[cas_index] != 0)) {
  1522. max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
  1523. cycle_time_ns_x_100[cas_index]);
  1524. cas_index++;
  1525. } else {
  1526. if (cas_index != 0)
  1527. cas_index++;
  1528. cas_4_0_available = FALSE;
  1529. }
  1530. if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
  1531. (cycle_time_ns_x_100[cas_index] != 0)) {
  1532. max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
  1533. cycle_time_ns_x_100[cas_index]);
  1534. cas_index++;
  1535. } else {
  1536. if (cas_index != 0)
  1537. cas_index++;
  1538. cas_3_0_available = FALSE;
  1539. }
  1540. }
  1541. }
  1542. }
  1543. /*------------------------------------------------------------------
  1544. * Set the SDRAM mode, SDRAM_MMODE
  1545. *-----------------------------------------------------------------*/
  1546. mfsdram(SDRAM_MMODE, mmode);
  1547. mmode = mmode & ~(SDRAM_MMODE_WR_MASK | SDRAM_MMODE_DCL_MASK);
  1548. /* add 10 here because of rounding problems */
  1549. cycle_2_0_clk = MULDIV64(ONE_BILLION, 100, max_2_0_tcyc_ns_x_100) + 10;
  1550. cycle_2_5_clk = MULDIV64(ONE_BILLION, 100, max_2_5_tcyc_ns_x_100) + 10;
  1551. cycle_3_0_clk = MULDIV64(ONE_BILLION, 100, max_3_0_tcyc_ns_x_100) + 10;
  1552. cycle_4_0_clk = MULDIV64(ONE_BILLION, 100, max_4_0_tcyc_ns_x_100) + 10;
  1553. cycle_5_0_clk = MULDIV64(ONE_BILLION, 100, max_5_0_tcyc_ns_x_100) + 10;
  1554. debug("cycle_3_0_clk=%lu\n", cycle_3_0_clk);
  1555. debug("cycle_4_0_clk=%lu\n", cycle_4_0_clk);
  1556. debug("cycle_5_0_clk=%lu\n", cycle_5_0_clk);
  1557. if (sdram_ddr1 == TRUE) { /* DDR1 */
  1558. if ((cas_2_0_available == TRUE) && (sdram_freq <= cycle_2_0_clk)) {
  1559. mmode |= SDRAM_MMODE_DCL_DDR1_2_0_CLK;
  1560. *selected_cas = DDR_CAS_2;
  1561. } else if ((cas_2_5_available == TRUE) && (sdram_freq <= cycle_2_5_clk)) {
  1562. mmode |= SDRAM_MMODE_DCL_DDR1_2_5_CLK;
  1563. *selected_cas = DDR_CAS_2_5;
  1564. } else if ((cas_3_0_available == TRUE) && (sdram_freq <= cycle_3_0_clk)) {
  1565. mmode |= SDRAM_MMODE_DCL_DDR1_3_0_CLK;
  1566. *selected_cas = DDR_CAS_3;
  1567. } else {
  1568. printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
  1569. printf("Only DIMMs DDR1 with CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  1570. printf("Make sure the PLB speed is within the supported range of the DIMMs.\n\n");
  1571. spd_ddr_init_hang ();
  1572. }
  1573. } else { /* DDR2 */
  1574. debug("cas_3_0_available=%d\n", cas_3_0_available);
  1575. debug("cas_4_0_available=%d\n", cas_4_0_available);
  1576. debug("cas_5_0_available=%d\n", cas_5_0_available);
  1577. if ((cas_3_0_available == TRUE) && (sdram_freq <= cycle_3_0_clk)) {
  1578. mmode |= SDRAM_MMODE_DCL_DDR2_3_0_CLK;
  1579. *selected_cas = DDR_CAS_3;
  1580. } else if ((cas_4_0_available == TRUE) && (sdram_freq <= cycle_4_0_clk)) {
  1581. mmode |= SDRAM_MMODE_DCL_DDR2_4_0_CLK;
  1582. *selected_cas = DDR_CAS_4;
  1583. } else if ((cas_5_0_available == TRUE) && (sdram_freq <= cycle_5_0_clk)) {
  1584. mmode |= SDRAM_MMODE_DCL_DDR2_5_0_CLK;
  1585. *selected_cas = DDR_CAS_5;
  1586. } else {
  1587. printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
  1588. printf("Only DIMMs DDR2 with CAS latencies of 3.0, 4.0, and 5.0 are supported.\n");
  1589. printf("Make sure the PLB speed is within the supported range of the DIMMs.\n");
  1590. printf("cas3=%d cas4=%d cas5=%d\n",
  1591. cas_3_0_available, cas_4_0_available, cas_5_0_available);
  1592. printf("sdram_freq=%lu cycle3=%lu cycle4=%lu cycle5=%lu\n\n",
  1593. sdram_freq, cycle_3_0_clk, cycle_4_0_clk, cycle_5_0_clk);
  1594. spd_ddr_init_hang ();
  1595. }
  1596. }
  1597. if (sdram_ddr1 == TRUE)
  1598. mmode |= SDRAM_MMODE_WR_DDR1;
  1599. else {
  1600. /* loop through all the DIMM slots on the board */
  1601. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1602. /* If a dimm is installed in a particular slot ... */
  1603. if (dimm_populated[dimm_num] != SDRAM_NONE)
  1604. t_wr_ns = max(t_wr_ns,
  1605. spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
  1606. }
  1607. /*
  1608. * convert from nanoseconds to ddr clocks
  1609. * round up if necessary
  1610. */
  1611. t_wr_clk = MULDIV64(sdram_freq, t_wr_ns, ONE_BILLION);
  1612. ddr_check = MULDIV64(ONE_BILLION, t_wr_clk, t_wr_ns);
  1613. if (sdram_freq != ddr_check)
  1614. t_wr_clk++;
  1615. switch (t_wr_clk) {
  1616. case 0:
  1617. case 1:
  1618. case 2:
  1619. case 3:
  1620. mmode |= SDRAM_MMODE_WR_DDR2_3_CYC;
  1621. break;
  1622. case 4:
  1623. mmode |= SDRAM_MMODE_WR_DDR2_4_CYC;
  1624. break;
  1625. case 5:
  1626. mmode |= SDRAM_MMODE_WR_DDR2_5_CYC;
  1627. break;
  1628. default:
  1629. mmode |= SDRAM_MMODE_WR_DDR2_6_CYC;
  1630. break;
  1631. }
  1632. *write_recovery = t_wr_clk;
  1633. }
  1634. debug("CAS latency = %d\n", *selected_cas);
  1635. debug("Write recovery = %d\n", *write_recovery);
  1636. mtsdram(SDRAM_MMODE, mmode);
  1637. }
  1638. /*-----------------------------------------------------------------------------+
  1639. * program_rtr.
  1640. *-----------------------------------------------------------------------------*/
  1641. static void program_rtr(unsigned long *dimm_populated,
  1642. unsigned char *iic0_dimm_addr,
  1643. unsigned long num_dimm_banks)
  1644. {
  1645. PPC4xx_SYS_INFO board_cfg;
  1646. unsigned long max_refresh_rate;
  1647. unsigned long dimm_num;
  1648. unsigned long refresh_rate_type;
  1649. unsigned long refresh_rate;
  1650. unsigned long rint;
  1651. unsigned long sdram_freq;
  1652. unsigned long sdr_ddrpll;
  1653. unsigned long val;
  1654. /*------------------------------------------------------------------
  1655. * Get the board configuration info.
  1656. *-----------------------------------------------------------------*/
  1657. get_sys_info(&board_cfg);
  1658. /*------------------------------------------------------------------
  1659. * Set the SDRAM Refresh Timing Register, SDRAM_RTR
  1660. *-----------------------------------------------------------------*/
  1661. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1662. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  1663. max_refresh_rate = 0;
  1664. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1665. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1666. refresh_rate_type = spd_read(iic0_dimm_addr[dimm_num], 12);
  1667. refresh_rate_type &= 0x7F;
  1668. switch (refresh_rate_type) {
  1669. case 0:
  1670. refresh_rate = 15625;
  1671. break;
  1672. case 1:
  1673. refresh_rate = 3906;
  1674. break;
  1675. case 2:
  1676. refresh_rate = 7812;
  1677. break;
  1678. case 3:
  1679. refresh_rate = 31250;
  1680. break;
  1681. case 4:
  1682. refresh_rate = 62500;
  1683. break;
  1684. case 5:
  1685. refresh_rate = 125000;
  1686. break;
  1687. default:
  1688. refresh_rate = 0;
  1689. printf("ERROR: DIMM %d unsupported refresh rate/type.\n",
  1690. (unsigned int)dimm_num);
  1691. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1692. spd_ddr_init_hang ();
  1693. break;
  1694. }
  1695. max_refresh_rate = max(max_refresh_rate, refresh_rate);
  1696. }
  1697. }
  1698. rint = MULDIV64(sdram_freq, max_refresh_rate, ONE_BILLION);
  1699. mfsdram(SDRAM_RTR, val);
  1700. mtsdram(SDRAM_RTR, (val & ~SDRAM_RTR_RINT_MASK) |
  1701. (SDRAM_RTR_RINT_ENCODE(rint)));
  1702. }
  1703. /*------------------------------------------------------------------
  1704. * This routine programs the SDRAM_TRx registers.
  1705. *-----------------------------------------------------------------*/
  1706. static void program_tr(unsigned long *dimm_populated,
  1707. unsigned char *iic0_dimm_addr,
  1708. unsigned long num_dimm_banks)
  1709. {
  1710. unsigned long dimm_num;
  1711. unsigned long sdram_ddr1;
  1712. unsigned long t_rp_ns;
  1713. unsigned long t_rcd_ns;
  1714. unsigned long t_rrd_ns;
  1715. unsigned long t_ras_ns;
  1716. unsigned long t_rc_ns;
  1717. unsigned long t_rfc_ns;
  1718. unsigned long t_wpc_ns;
  1719. unsigned long t_wtr_ns;
  1720. unsigned long t_rpc_ns;
  1721. unsigned long t_rp_clk;
  1722. unsigned long t_rcd_clk;
  1723. unsigned long t_rrd_clk;
  1724. unsigned long t_ras_clk;
  1725. unsigned long t_rc_clk;
  1726. unsigned long t_rfc_clk;
  1727. unsigned long t_wpc_clk;
  1728. unsigned long t_wtr_clk;
  1729. unsigned long t_rpc_clk;
  1730. unsigned long sdtr1, sdtr2, sdtr3;
  1731. unsigned long ddr_check;
  1732. unsigned long sdram_freq;
  1733. unsigned long sdr_ddrpll;
  1734. PPC4xx_SYS_INFO board_cfg;
  1735. /*------------------------------------------------------------------
  1736. * Get the board configuration info.
  1737. *-----------------------------------------------------------------*/
  1738. get_sys_info(&board_cfg);
  1739. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1740. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  1741. /*------------------------------------------------------------------
  1742. * Handle the timing. We need to find the worst case timing of all
  1743. * the dimm modules installed.
  1744. *-----------------------------------------------------------------*/
  1745. t_rp_ns = 0;
  1746. t_rrd_ns = 0;
  1747. t_rcd_ns = 0;
  1748. t_ras_ns = 0;
  1749. t_rc_ns = 0;
  1750. t_rfc_ns = 0;
  1751. t_wpc_ns = 0;
  1752. t_wtr_ns = 0;
  1753. t_rpc_ns = 0;
  1754. sdram_ddr1 = TRUE;
  1755. /* loop through all the DIMM slots on the board */
  1756. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1757. /* If a dimm is installed in a particular slot ... */
  1758. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1759. if (dimm_populated[dimm_num] == SDRAM_DDR2)
  1760. sdram_ddr1 = TRUE;
  1761. else
  1762. sdram_ddr1 = FALSE;
  1763. t_rcd_ns = max(t_rcd_ns, spd_read(iic0_dimm_addr[dimm_num], 29) >> 2);
  1764. t_rrd_ns = max(t_rrd_ns, spd_read(iic0_dimm_addr[dimm_num], 28) >> 2);
  1765. t_rp_ns = max(t_rp_ns, spd_read(iic0_dimm_addr[dimm_num], 27) >> 2);
  1766. t_ras_ns = max(t_ras_ns, spd_read(iic0_dimm_addr[dimm_num], 30));
  1767. t_rc_ns = max(t_rc_ns, spd_read(iic0_dimm_addr[dimm_num], 41));
  1768. t_rfc_ns = max(t_rfc_ns, spd_read(iic0_dimm_addr[dimm_num], 42));
  1769. }
  1770. }
  1771. /*------------------------------------------------------------------
  1772. * Set the SDRAM Timing Reg 1, SDRAM_TR1
  1773. *-----------------------------------------------------------------*/
  1774. mfsdram(SDRAM_SDTR1, sdtr1);
  1775. sdtr1 &= ~(SDRAM_SDTR1_LDOF_MASK | SDRAM_SDTR1_RTW_MASK |
  1776. SDRAM_SDTR1_WTWO_MASK | SDRAM_SDTR1_RTRO_MASK);
  1777. /* default values */
  1778. sdtr1 |= SDRAM_SDTR1_LDOF_2_CLK;
  1779. sdtr1 |= SDRAM_SDTR1_RTW_2_CLK;
  1780. /* normal operations */
  1781. sdtr1 |= SDRAM_SDTR1_WTWO_0_CLK;
  1782. sdtr1 |= SDRAM_SDTR1_RTRO_1_CLK;
  1783. mtsdram(SDRAM_SDTR1, sdtr1);
  1784. /*------------------------------------------------------------------
  1785. * Set the SDRAM Timing Reg 2, SDRAM_TR2
  1786. *-----------------------------------------------------------------*/
  1787. mfsdram(SDRAM_SDTR2, sdtr2);
  1788. sdtr2 &= ~(SDRAM_SDTR2_RCD_MASK | SDRAM_SDTR2_WTR_MASK |
  1789. SDRAM_SDTR2_XSNR_MASK | SDRAM_SDTR2_WPC_MASK |
  1790. SDRAM_SDTR2_RPC_MASK | SDRAM_SDTR2_RP_MASK |
  1791. SDRAM_SDTR2_RRD_MASK);
  1792. /*
  1793. * convert t_rcd from nanoseconds to ddr clocks
  1794. * round up if necessary
  1795. */
  1796. t_rcd_clk = MULDIV64(sdram_freq, t_rcd_ns, ONE_BILLION);
  1797. ddr_check = MULDIV64(ONE_BILLION, t_rcd_clk, t_rcd_ns);
  1798. if (sdram_freq != ddr_check)
  1799. t_rcd_clk++;
  1800. switch (t_rcd_clk) {
  1801. case 0:
  1802. case 1:
  1803. sdtr2 |= SDRAM_SDTR2_RCD_1_CLK;
  1804. break;
  1805. case 2:
  1806. sdtr2 |= SDRAM_SDTR2_RCD_2_CLK;
  1807. break;
  1808. case 3:
  1809. sdtr2 |= SDRAM_SDTR2_RCD_3_CLK;
  1810. break;
  1811. case 4:
  1812. sdtr2 |= SDRAM_SDTR2_RCD_4_CLK;
  1813. break;
  1814. default:
  1815. sdtr2 |= SDRAM_SDTR2_RCD_5_CLK;
  1816. break;
  1817. }
  1818. if (sdram_ddr1 == TRUE) { /* DDR1 */
  1819. if (sdram_freq < 200000000) {
  1820. sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
  1821. sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
  1822. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1823. } else {
  1824. sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
  1825. sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
  1826. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1827. }
  1828. } else { /* DDR2 */
  1829. /* loop through all the DIMM slots on the board */
  1830. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1831. /* If a dimm is installed in a particular slot ... */
  1832. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1833. t_wpc_ns = max(t_wtr_ns, spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
  1834. t_wtr_ns = max(t_wtr_ns, spd_read(iic0_dimm_addr[dimm_num], 37) >> 2);
  1835. t_rpc_ns = max(t_rpc_ns, spd_read(iic0_dimm_addr[dimm_num], 38) >> 2);
  1836. }
  1837. }
  1838. /*
  1839. * convert from nanoseconds to ddr clocks
  1840. * round up if necessary
  1841. */
  1842. t_wpc_clk = MULDIV64(sdram_freq, t_wpc_ns, ONE_BILLION);
  1843. ddr_check = MULDIV64(ONE_BILLION, t_wpc_clk, t_wpc_ns);
  1844. if (sdram_freq != ddr_check)
  1845. t_wpc_clk++;
  1846. switch (t_wpc_clk) {
  1847. case 0:
  1848. case 1:
  1849. case 2:
  1850. sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
  1851. break;
  1852. case 3:
  1853. sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
  1854. break;
  1855. case 4:
  1856. sdtr2 |= SDRAM_SDTR2_WPC_4_CLK;
  1857. break;
  1858. case 5:
  1859. sdtr2 |= SDRAM_SDTR2_WPC_5_CLK;
  1860. break;
  1861. default:
  1862. sdtr2 |= SDRAM_SDTR2_WPC_6_CLK;
  1863. break;
  1864. }
  1865. /*
  1866. * convert from nanoseconds to ddr clocks
  1867. * round up if necessary
  1868. */
  1869. t_wtr_clk = MULDIV64(sdram_freq, t_wtr_ns, ONE_BILLION);
  1870. ddr_check = MULDIV64(ONE_BILLION, t_wtr_clk, t_wtr_ns);
  1871. if (sdram_freq != ddr_check)
  1872. t_wtr_clk++;
  1873. switch (t_wtr_clk) {
  1874. case 0:
  1875. case 1:
  1876. sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
  1877. break;
  1878. case 2:
  1879. sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
  1880. break;
  1881. case 3:
  1882. sdtr2 |= SDRAM_SDTR2_WTR_3_CLK;
  1883. break;
  1884. default:
  1885. sdtr2 |= SDRAM_SDTR2_WTR_4_CLK;
  1886. break;
  1887. }
  1888. /*
  1889. * convert from nanoseconds to ddr clocks
  1890. * round up if necessary
  1891. */
  1892. t_rpc_clk = MULDIV64(sdram_freq, t_rpc_ns, ONE_BILLION);
  1893. ddr_check = MULDIV64(ONE_BILLION, t_rpc_clk, t_rpc_ns);
  1894. if (sdram_freq != ddr_check)
  1895. t_rpc_clk++;
  1896. switch (t_rpc_clk) {
  1897. case 0:
  1898. case 1:
  1899. case 2:
  1900. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1901. break;
  1902. case 3:
  1903. sdtr2 |= SDRAM_SDTR2_RPC_3_CLK;
  1904. break;
  1905. default:
  1906. sdtr2 |= SDRAM_SDTR2_RPC_4_CLK;
  1907. break;
  1908. }
  1909. }
  1910. /* default value */
  1911. sdtr2 |= SDRAM_SDTR2_XSNR_16_CLK;
  1912. /*
  1913. * convert t_rrd from nanoseconds to ddr clocks
  1914. * round up if necessary
  1915. */
  1916. t_rrd_clk = MULDIV64(sdram_freq, t_rrd_ns, ONE_BILLION);
  1917. ddr_check = MULDIV64(ONE_BILLION, t_rrd_clk, t_rrd_ns);
  1918. if (sdram_freq != ddr_check)
  1919. t_rrd_clk++;
  1920. if (t_rrd_clk == 3)
  1921. sdtr2 |= SDRAM_SDTR2_RRD_3_CLK;
  1922. else
  1923. sdtr2 |= SDRAM_SDTR2_RRD_2_CLK;
  1924. /*
  1925. * convert t_rp from nanoseconds to ddr clocks
  1926. * round up if necessary
  1927. */
  1928. t_rp_clk = MULDIV64(sdram_freq, t_rp_ns, ONE_BILLION);
  1929. ddr_check = MULDIV64(ONE_BILLION, t_rp_clk, t_rp_ns);
  1930. if (sdram_freq != ddr_check)
  1931. t_rp_clk++;
  1932. switch (t_rp_clk) {
  1933. case 0:
  1934. case 1:
  1935. case 2:
  1936. case 3:
  1937. sdtr2 |= SDRAM_SDTR2_RP_3_CLK;
  1938. break;
  1939. case 4:
  1940. sdtr2 |= SDRAM_SDTR2_RP_4_CLK;
  1941. break;
  1942. case 5:
  1943. sdtr2 |= SDRAM_SDTR2_RP_5_CLK;
  1944. break;
  1945. case 6:
  1946. sdtr2 |= SDRAM_SDTR2_RP_6_CLK;
  1947. break;
  1948. default:
  1949. sdtr2 |= SDRAM_SDTR2_RP_7_CLK;
  1950. break;
  1951. }
  1952. mtsdram(SDRAM_SDTR2, sdtr2);
  1953. /*------------------------------------------------------------------
  1954. * Set the SDRAM Timing Reg 3, SDRAM_TR3
  1955. *-----------------------------------------------------------------*/
  1956. mfsdram(SDRAM_SDTR3, sdtr3);
  1957. sdtr3 &= ~(SDRAM_SDTR3_RAS_MASK | SDRAM_SDTR3_RC_MASK |
  1958. SDRAM_SDTR3_XCS_MASK | SDRAM_SDTR3_RFC_MASK);
  1959. /*
  1960. * convert t_ras from nanoseconds to ddr clocks
  1961. * round up if necessary
  1962. */
  1963. t_ras_clk = MULDIV64(sdram_freq, t_ras_ns, ONE_BILLION);
  1964. ddr_check = MULDIV64(ONE_BILLION, t_ras_clk, t_ras_ns);
  1965. if (sdram_freq != ddr_check)
  1966. t_ras_clk++;
  1967. sdtr3 |= SDRAM_SDTR3_RAS_ENCODE(t_ras_clk);
  1968. /*
  1969. * convert t_rc from nanoseconds to ddr clocks
  1970. * round up if necessary
  1971. */
  1972. t_rc_clk = MULDIV64(sdram_freq, t_rc_ns, ONE_BILLION);
  1973. ddr_check = MULDIV64(ONE_BILLION, t_rc_clk, t_rc_ns);
  1974. if (sdram_freq != ddr_check)
  1975. t_rc_clk++;
  1976. sdtr3 |= SDRAM_SDTR3_RC_ENCODE(t_rc_clk);
  1977. /* default xcs value */
  1978. sdtr3 |= SDRAM_SDTR3_XCS;
  1979. /*
  1980. * convert t_rfc from nanoseconds to ddr clocks
  1981. * round up if necessary
  1982. */
  1983. t_rfc_clk = MULDIV64(sdram_freq, t_rfc_ns, ONE_BILLION);
  1984. ddr_check = MULDIV64(ONE_BILLION, t_rfc_clk, t_rfc_ns);
  1985. if (sdram_freq != ddr_check)
  1986. t_rfc_clk++;
  1987. sdtr3 |= SDRAM_SDTR3_RFC_ENCODE(t_rfc_clk);
  1988. mtsdram(SDRAM_SDTR3, sdtr3);
  1989. }
  1990. /*-----------------------------------------------------------------------------+
  1991. * program_bxcf.
  1992. *-----------------------------------------------------------------------------*/
  1993. static void program_bxcf(unsigned long *dimm_populated,
  1994. unsigned char *iic0_dimm_addr,
  1995. unsigned long num_dimm_banks)
  1996. {
  1997. unsigned long dimm_num;
  1998. unsigned long num_col_addr;
  1999. unsigned long num_ranks;
  2000. unsigned long num_banks;
  2001. unsigned long mode;
  2002. unsigned long ind_rank;
  2003. unsigned long ind;
  2004. unsigned long ind_bank;
  2005. unsigned long bank_0_populated;
  2006. /*------------------------------------------------------------------
  2007. * Set the BxCF regs. First, wipe out the bank config registers.
  2008. *-----------------------------------------------------------------*/
  2009. mtsdram(SDRAM_MB0CF, 0x00000000);
  2010. mtsdram(SDRAM_MB1CF, 0x00000000);
  2011. mtsdram(SDRAM_MB2CF, 0x00000000);
  2012. mtsdram(SDRAM_MB3CF, 0x00000000);
  2013. mode = SDRAM_BXCF_M_BE_ENABLE;
  2014. bank_0_populated = 0;
  2015. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  2016. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  2017. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  2018. num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
  2019. if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  2020. num_ranks = (num_ranks & 0x0F) +1;
  2021. else
  2022. num_ranks = num_ranks & 0x0F;
  2023. num_banks = spd_read(iic0_dimm_addr[dimm_num], 17);
  2024. for (ind_bank = 0; ind_bank < 2; ind_bank++) {
  2025. if (num_banks == 4)
  2026. ind = 0;
  2027. else
  2028. ind = 5 << 8;
  2029. switch (num_col_addr) {
  2030. case 0x08:
  2031. mode |= (SDRAM_BXCF_M_AM_0 + ind);
  2032. break;
  2033. case 0x09:
  2034. mode |= (SDRAM_BXCF_M_AM_1 + ind);
  2035. break;
  2036. case 0x0A:
  2037. mode |= (SDRAM_BXCF_M_AM_2 + ind);
  2038. break;
  2039. case 0x0B:
  2040. mode |= (SDRAM_BXCF_M_AM_3 + ind);
  2041. break;
  2042. case 0x0C:
  2043. mode |= (SDRAM_BXCF_M_AM_4 + ind);
  2044. break;
  2045. default:
  2046. printf("DDR-SDRAM: DIMM %d BxCF configuration.\n",
  2047. (unsigned int)dimm_num);
  2048. printf("ERROR: Unsupported value for number of "
  2049. "column addresses: %d.\n", (unsigned int)num_col_addr);
  2050. printf("Replace the DIMM module with a supported DIMM.\n\n");
  2051. spd_ddr_init_hang ();
  2052. }
  2053. }
  2054. if ((dimm_populated[dimm_num] != SDRAM_NONE)&& (dimm_num ==1))
  2055. bank_0_populated = 1;
  2056. for (ind_rank = 0; ind_rank < num_ranks; ind_rank++) {
  2057. mtsdram(SDRAM_MB0CF +
  2058. ((dimm_num + bank_0_populated + ind_rank) << 2),
  2059. mode);
  2060. }
  2061. }
  2062. }
  2063. }
  2064. /*------------------------------------------------------------------
  2065. * program memory queue.
  2066. *-----------------------------------------------------------------*/
  2067. static void program_memory_queue(unsigned long *dimm_populated,
  2068. unsigned char *iic0_dimm_addr,
  2069. unsigned long num_dimm_banks)
  2070. {
  2071. unsigned long dimm_num;
  2072. phys_size_t rank_base_addr;
  2073. unsigned long rank_reg;
  2074. phys_size_t rank_size_bytes;
  2075. unsigned long rank_size_id;
  2076. unsigned long num_ranks;
  2077. unsigned long baseadd_size;
  2078. unsigned long i;
  2079. unsigned long bank_0_populated = 0;
  2080. phys_size_t total_size = 0;
  2081. /*------------------------------------------------------------------
  2082. * Reset the rank_base_address.
  2083. *-----------------------------------------------------------------*/
  2084. rank_reg = SDRAM_R0BAS;
  2085. rank_base_addr = 0x00000000;
  2086. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  2087. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  2088. num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
  2089. if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  2090. num_ranks = (num_ranks & 0x0F) + 1;
  2091. else
  2092. num_ranks = num_ranks & 0x0F;
  2093. rank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  2094. /*------------------------------------------------------------------
  2095. * Set the sizes
  2096. *-----------------------------------------------------------------*/
  2097. baseadd_size = 0;
  2098. switch (rank_size_id) {
  2099. case 0x01:
  2100. baseadd_size |= SDRAM_RXBAS_SDSZ_1024;
  2101. total_size = 1024;
  2102. break;
  2103. case 0x02:
  2104. baseadd_size |= SDRAM_RXBAS_SDSZ_2048;
  2105. total_size = 2048;
  2106. break;
  2107. case 0x04:
  2108. baseadd_size |= SDRAM_RXBAS_SDSZ_4096;
  2109. total_size = 4096;
  2110. break;
  2111. case 0x08:
  2112. baseadd_size |= SDRAM_RXBAS_SDSZ_32;
  2113. total_size = 32;
  2114. break;
  2115. case 0x10:
  2116. baseadd_size |= SDRAM_RXBAS_SDSZ_64;
  2117. total_size = 64;
  2118. break;
  2119. case 0x20:
  2120. baseadd_size |= SDRAM_RXBAS_SDSZ_128;
  2121. total_size = 128;
  2122. break;
  2123. case 0x40:
  2124. baseadd_size |= SDRAM_RXBAS_SDSZ_256;
  2125. total_size = 256;
  2126. break;
  2127. case 0x80:
  2128. baseadd_size |= SDRAM_RXBAS_SDSZ_512;
  2129. total_size = 512;
  2130. break;
  2131. default:
  2132. printf("DDR-SDRAM: DIMM %d memory queue configuration.\n",
  2133. (unsigned int)dimm_num);
  2134. printf("ERROR: Unsupported value for the banksize: %d.\n",
  2135. (unsigned int)rank_size_id);
  2136. printf("Replace the DIMM module with a supported DIMM.\n\n");
  2137. spd_ddr_init_hang ();
  2138. }
  2139. rank_size_bytes = total_size << 20;
  2140. if ((dimm_populated[dimm_num] != SDRAM_NONE) && (dimm_num == 1))
  2141. bank_0_populated = 1;
  2142. for (i = 0; i < num_ranks; i++) {
  2143. mtdcr_any(rank_reg+i+dimm_num+bank_0_populated,
  2144. (SDRAM_RXBAS_SDBA_ENCODE(rank_base_addr) |
  2145. baseadd_size));
  2146. rank_base_addr += rank_size_bytes;
  2147. }
  2148. }
  2149. }
  2150. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2151. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  2152. defined(CONFIG_460SX)
  2153. /*
  2154. * Enable high bandwidth access
  2155. * This is currently not used, but with this setup
  2156. * it is possible to use it later on in e.g. the Linux
  2157. * EMAC driver for performance gain.
  2158. */
  2159. mtdcr(SDRAM_PLBADDULL, 0x00000000); /* MQ0_BAUL */
  2160. mtdcr(SDRAM_PLBADDUHB, 0x00000008); /* MQ0_BAUH */
  2161. /*
  2162. * Set optimal value for Memory Queue HB/LL Configuration registers
  2163. */
  2164. mtdcr(SDRAM_CONF1HB, (mfdcr(SDRAM_CONF1HB) & ~SDRAM_CONF1HB_MASK) |
  2165. SDRAM_CONF1HB_AAFR | SDRAM_CONF1HB_RPEN | SDRAM_CONF1HB_RFTE |
  2166. SDRAM_CONF1HB_RPLM | SDRAM_CONF1HB_WRCL);
  2167. mtdcr(SDRAM_CONF1LL, (mfdcr(SDRAM_CONF1LL) & ~SDRAM_CONF1LL_MASK) |
  2168. SDRAM_CONF1LL_AAFR | SDRAM_CONF1LL_RPEN | SDRAM_CONF1LL_RFTE |
  2169. SDRAM_CONF1LL_RPLM);
  2170. mtdcr(SDRAM_CONFPATHB, mfdcr(SDRAM_CONFPATHB) | SDRAM_CONFPATHB_TPEN);
  2171. #endif
  2172. }
  2173. /*-----------------------------------------------------------------------------+
  2174. * is_ecc_enabled.
  2175. *-----------------------------------------------------------------------------*/
  2176. static unsigned long is_ecc_enabled(void)
  2177. {
  2178. unsigned long dimm_num;
  2179. unsigned long ecc;
  2180. unsigned long val;
  2181. ecc = 0;
  2182. /* loop through all the DIMM slots on the board */
  2183. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  2184. mfsdram(SDRAM_MCOPT1, val);
  2185. ecc = max(ecc, SDRAM_MCOPT1_MCHK_CHK_DECODE(val));
  2186. }
  2187. return ecc;
  2188. }
  2189. #ifdef CONFIG_DDR_ECC
  2190. /*-----------------------------------------------------------------------------+
  2191. * program_ecc.
  2192. *-----------------------------------------------------------------------------*/
  2193. static void program_ecc(unsigned long *dimm_populated,
  2194. unsigned char *iic0_dimm_addr,
  2195. unsigned long num_dimm_banks,
  2196. unsigned long tlb_word2_i_value)
  2197. {
  2198. unsigned long dimm_num;
  2199. unsigned long ecc;
  2200. ecc = 0;
  2201. /* loop through all the DIMM slots on the board */
  2202. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  2203. /* If a dimm is installed in a particular slot ... */
  2204. if (dimm_populated[dimm_num] != SDRAM_NONE)
  2205. ecc = max(ecc, spd_read(iic0_dimm_addr[dimm_num], 11));
  2206. }
  2207. if (ecc == 0)
  2208. return;
  2209. do_program_ecc(tlb_word2_i_value);
  2210. }
  2211. #endif
  2212. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2213. /*-----------------------------------------------------------------------------+
  2214. * program_DQS_calibration.
  2215. *-----------------------------------------------------------------------------*/
  2216. static void program_DQS_calibration(unsigned long *dimm_populated,
  2217. unsigned char *iic0_dimm_addr,
  2218. unsigned long num_dimm_banks)
  2219. {
  2220. unsigned long val;
  2221. #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
  2222. mtsdram(SDRAM_RQDC, 0x80000037);
  2223. mtsdram(SDRAM_RDCC, 0x40000000);
  2224. mtsdram(SDRAM_RFDC, 0x000001DF);
  2225. test();
  2226. #else
  2227. /*------------------------------------------------------------------
  2228. * Program RDCC register
  2229. * Read sample cycle auto-update enable
  2230. *-----------------------------------------------------------------*/
  2231. mfsdram(SDRAM_RDCC, val);
  2232. mtsdram(SDRAM_RDCC,
  2233. (val & ~(SDRAM_RDCC_RDSS_MASK | SDRAM_RDCC_RSAE_MASK))
  2234. | SDRAM_RDCC_RSAE_ENABLE);
  2235. /*------------------------------------------------------------------
  2236. * Program RQDC register
  2237. * Internal DQS delay mechanism enable
  2238. *-----------------------------------------------------------------*/
  2239. mtsdram(SDRAM_RQDC, (SDRAM_RQDC_RQDE_ENABLE|SDRAM_RQDC_RQFD_ENCODE(0x38)));
  2240. /*------------------------------------------------------------------
  2241. * Program RFDC register
  2242. * Set Feedback Fractional Oversample
  2243. * Auto-detect read sample cycle enable
  2244. * Set RFOS to 1/4 of memclk cycle (0x3f)
  2245. *-----------------------------------------------------------------*/
  2246. mfsdram(SDRAM_RFDC, val);
  2247. mtsdram(SDRAM_RFDC,
  2248. (val & ~(SDRAM_RFDC_ARSE_MASK | SDRAM_RFDC_RFOS_MASK |
  2249. SDRAM_RFDC_RFFD_MASK))
  2250. | (SDRAM_RFDC_ARSE_ENABLE | SDRAM_RFDC_RFOS_ENCODE(0x3f) |
  2251. SDRAM_RFDC_RFFD_ENCODE(0)));
  2252. DQS_calibration_process();
  2253. #endif
  2254. }
  2255. static int short_mem_test(void)
  2256. {
  2257. u32 *membase;
  2258. u32 bxcr_num;
  2259. u32 bxcf;
  2260. int i;
  2261. int j;
  2262. phys_size_t base_addr;
  2263. u32 test[NUMMEMTESTS][NUMMEMWORDS] = {
  2264. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  2265. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  2266. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  2267. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  2268. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  2269. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  2270. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  2271. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  2272. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  2273. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  2274. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  2275. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  2276. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  2277. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  2278. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  2279. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
  2280. int l;
  2281. for (bxcr_num = 0; bxcr_num < MAXBXCF; bxcr_num++) {
  2282. mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf);
  2283. /* Banks enabled */
  2284. if ((bxcf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  2285. /* Bank is enabled */
  2286. /*
  2287. * Only run test on accessable memory (below 2GB)
  2288. */
  2289. base_addr = SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+bxcr_num));
  2290. if (base_addr >= CONFIG_MAX_MEM_MAPPED)
  2291. continue;
  2292. /*------------------------------------------------------------------
  2293. * Run the short memory test.
  2294. *-----------------------------------------------------------------*/
  2295. membase = (u32 *)(u32)base_addr;
  2296. for (i = 0; i < NUMMEMTESTS; i++) {
  2297. for (j = 0; j < NUMMEMWORDS; j++) {
  2298. membase[j] = test[i][j];
  2299. ppcDcbf((u32)&(membase[j]));
  2300. }
  2301. sync();
  2302. for (l=0; l<NUMLOOPS; l++) {
  2303. for (j = 0; j < NUMMEMWORDS; j++) {
  2304. if (membase[j] != test[i][j]) {
  2305. ppcDcbf((u32)&(membase[j]));
  2306. return 0;
  2307. }
  2308. ppcDcbf((u32)&(membase[j]));
  2309. }
  2310. sync();
  2311. }
  2312. }
  2313. } /* if bank enabled */
  2314. } /* for bxcf_num */
  2315. return 1;
  2316. }
  2317. #ifndef HARD_CODED_DQS
  2318. /*-----------------------------------------------------------------------------+
  2319. * DQS_calibration_process.
  2320. *-----------------------------------------------------------------------------*/
  2321. static void DQS_calibration_process(void)
  2322. {
  2323. unsigned long rfdc_reg;
  2324. unsigned long rffd;
  2325. unsigned long val;
  2326. long rffd_average;
  2327. long max_start;
  2328. long min_end;
  2329. unsigned long begin_rqfd[MAXRANKS];
  2330. unsigned long begin_rffd[MAXRANKS];
  2331. unsigned long end_rqfd[MAXRANKS];
  2332. unsigned long end_rffd[MAXRANKS];
  2333. char window_found;
  2334. unsigned long dlycal;
  2335. unsigned long dly_val;
  2336. unsigned long max_pass_length;
  2337. unsigned long current_pass_length;
  2338. unsigned long current_fail_length;
  2339. unsigned long current_start;
  2340. long max_end;
  2341. unsigned char fail_found;
  2342. unsigned char pass_found;
  2343. #if !defined(CONFIG_DDR_RQDC_FIXED)
  2344. u32 rqdc_reg;
  2345. u32 rqfd;
  2346. u32 rqfd_start;
  2347. u32 rqfd_average;
  2348. int loopi = 0;
  2349. char str[] = "Auto calibration -";
  2350. char slash[] = "\\|/-\\|/-";
  2351. /*------------------------------------------------------------------
  2352. * Test to determine the best read clock delay tuning bits.
  2353. *
  2354. * Before the DDR controller can be used, the read clock delay needs to be
  2355. * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
  2356. * This value cannot be hardcoded into the program because it changes
  2357. * depending on the board's setup and environment.
  2358. * To do this, all delay values are tested to see if they
  2359. * work or not. By doing this, you get groups of fails with groups of
  2360. * passing values. The idea is to find the start and end of a passing
  2361. * window and take the center of it to use as the read clock delay.
  2362. *
  2363. * A failure has to be seen first so that when we hit a pass, we know
  2364. * that it is truely the start of the window. If we get passing values
  2365. * to start off with, we don't know if we are at the start of the window.
  2366. *
  2367. * The code assumes that a failure will always be found.
  2368. * If a failure is not found, there is no easy way to get the middle
  2369. * of the passing window. I guess we can pretty much pick any value
  2370. * but some values will be better than others. Since the lowest speed
  2371. * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
  2372. * from experimentation it is safe to say you will always have a failure.
  2373. *-----------------------------------------------------------------*/
  2374. /* first fix RQDC[RQFD] to an average of 80 degre phase shift to find RFDC[RFFD] */
  2375. rqfd_start = 64; /* test-only: don't know if this is the _best_ start value */
  2376. puts(str);
  2377. calibration_loop:
  2378. mfsdram(SDRAM_RQDC, rqdc_reg);
  2379. mtsdram(SDRAM_RQDC, (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
  2380. SDRAM_RQDC_RQFD_ENCODE(rqfd_start));
  2381. #else /* CONFIG_DDR_RQDC_FIXED */
  2382. /*
  2383. * On Katmai the complete auto-calibration somehow doesn't seem to
  2384. * produce the best results, meaning optimal values for RQFD/RFFD.
  2385. * This was discovered by GDA using a high bandwidth scope,
  2386. * analyzing the DDR2 signals. GDA provided a fixed value for RQFD,
  2387. * so now on Katmai "only" RFFD is auto-calibrated.
  2388. */
  2389. mtsdram(SDRAM_RQDC, CONFIG_DDR_RQDC_FIXED);
  2390. #endif /* CONFIG_DDR_RQDC_FIXED */
  2391. max_start = 0;
  2392. min_end = 0;
  2393. begin_rqfd[0] = 0;
  2394. begin_rffd[0] = 0;
  2395. begin_rqfd[1] = 0;
  2396. begin_rffd[1] = 0;
  2397. end_rqfd[0] = 0;
  2398. end_rffd[0] = 0;
  2399. end_rqfd[1] = 0;
  2400. end_rffd[1] = 0;
  2401. window_found = FALSE;
  2402. max_pass_length = 0;
  2403. max_start = 0;
  2404. max_end = 0;
  2405. current_pass_length = 0;
  2406. current_fail_length = 0;
  2407. current_start = 0;
  2408. window_found = FALSE;
  2409. fail_found = FALSE;
  2410. pass_found = FALSE;
  2411. /*
  2412. * get the delay line calibration register value
  2413. */
  2414. mfsdram(SDRAM_DLCR, dlycal);
  2415. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  2416. for (rffd = 0; rffd <= SDRAM_RFDC_RFFD_MAX; rffd++) {
  2417. mfsdram(SDRAM_RFDC, rfdc_reg);
  2418. rfdc_reg &= ~(SDRAM_RFDC_RFFD_MASK);
  2419. /*------------------------------------------------------------------
  2420. * Set the timing reg for the test.
  2421. *-----------------------------------------------------------------*/
  2422. mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd));
  2423. /*------------------------------------------------------------------
  2424. * See if the rffd value passed.
  2425. *-----------------------------------------------------------------*/
  2426. if (short_mem_test()) {
  2427. if (fail_found == TRUE) {
  2428. pass_found = TRUE;
  2429. if (current_pass_length == 0)
  2430. current_start = rffd;
  2431. current_fail_length = 0;
  2432. current_pass_length++;
  2433. if (current_pass_length > max_pass_length) {
  2434. max_pass_length = current_pass_length;
  2435. max_start = current_start;
  2436. max_end = rffd;
  2437. }
  2438. }
  2439. } else {
  2440. current_pass_length = 0;
  2441. current_fail_length++;
  2442. if (current_fail_length >= (dly_val >> 2)) {
  2443. if (fail_found == FALSE) {
  2444. fail_found = TRUE;
  2445. } else if (pass_found == TRUE) {
  2446. window_found = TRUE;
  2447. break;
  2448. }
  2449. }
  2450. }
  2451. } /* for rffd */
  2452. /*------------------------------------------------------------------
  2453. * Set the average RFFD value
  2454. *-----------------------------------------------------------------*/
  2455. rffd_average = ((max_start + max_end) >> 1);
  2456. if (rffd_average < 0)
  2457. rffd_average = 0;
  2458. if (rffd_average > SDRAM_RFDC_RFFD_MAX)
  2459. rffd_average = SDRAM_RFDC_RFFD_MAX;
  2460. /* now fix RFDC[RFFD] found and find RQDC[RQFD] */
  2461. mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd_average));
  2462. #if !defined(CONFIG_DDR_RQDC_FIXED)
  2463. max_pass_length = 0;
  2464. max_start = 0;
  2465. max_end = 0;
  2466. current_pass_length = 0;
  2467. current_fail_length = 0;
  2468. current_start = 0;
  2469. window_found = FALSE;
  2470. fail_found = FALSE;
  2471. pass_found = FALSE;
  2472. for (rqfd = 0; rqfd <= SDRAM_RQDC_RQFD_MAX; rqfd++) {
  2473. mfsdram(SDRAM_RQDC, rqdc_reg);
  2474. rqdc_reg &= ~(SDRAM_RQDC_RQFD_MASK);
  2475. /*------------------------------------------------------------------
  2476. * Set the timing reg for the test.
  2477. *-----------------------------------------------------------------*/
  2478. mtsdram(SDRAM_RQDC, rqdc_reg | SDRAM_RQDC_RQFD_ENCODE(rqfd));
  2479. /*------------------------------------------------------------------
  2480. * See if the rffd value passed.
  2481. *-----------------------------------------------------------------*/
  2482. if (short_mem_test()) {
  2483. if (fail_found == TRUE) {
  2484. pass_found = TRUE;
  2485. if (current_pass_length == 0)
  2486. current_start = rqfd;
  2487. current_fail_length = 0;
  2488. current_pass_length++;
  2489. if (current_pass_length > max_pass_length) {
  2490. max_pass_length = current_pass_length;
  2491. max_start = current_start;
  2492. max_end = rqfd;
  2493. }
  2494. }
  2495. } else {
  2496. current_pass_length = 0;
  2497. current_fail_length++;
  2498. if (fail_found == FALSE) {
  2499. fail_found = TRUE;
  2500. } else if (pass_found == TRUE) {
  2501. window_found = TRUE;
  2502. break;
  2503. }
  2504. }
  2505. }
  2506. rqfd_average = ((max_start + max_end) >> 1);
  2507. /*------------------------------------------------------------------
  2508. * Make sure we found the valid read passing window. Halt if not
  2509. *-----------------------------------------------------------------*/
  2510. if (window_found == FALSE) {
  2511. if (rqfd_start < SDRAM_RQDC_RQFD_MAX) {
  2512. putc('\b');
  2513. putc(slash[loopi++ % 8]);
  2514. /* try again from with a different RQFD start value */
  2515. rqfd_start++;
  2516. goto calibration_loop;
  2517. }
  2518. printf("\nERROR: Cannot determine a common read delay for the "
  2519. "DIMM(s) installed.\n");
  2520. debug("%s[%d] ERROR : \n", __FUNCTION__,__LINE__);
  2521. ppc4xx_ibm_ddr2_register_dump();
  2522. spd_ddr_init_hang ();
  2523. }
  2524. if (rqfd_average < 0)
  2525. rqfd_average = 0;
  2526. if (rqfd_average > SDRAM_RQDC_RQFD_MAX)
  2527. rqfd_average = SDRAM_RQDC_RQFD_MAX;
  2528. mtsdram(SDRAM_RQDC,
  2529. (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
  2530. SDRAM_RQDC_RQFD_ENCODE(rqfd_average));
  2531. blank_string(strlen(str));
  2532. #endif /* CONFIG_DDR_RQDC_FIXED */
  2533. /*
  2534. * Now complete RDSS configuration as mentioned on page 7 of the AMCC
  2535. * PowerPC440SP/SPe DDR2 application note:
  2536. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  2537. */
  2538. mfsdram(SDRAM_RTSR, val);
  2539. if ((val & SDRAM_RTSR_TRK1SM_MASK) == SDRAM_RTSR_TRK1SM_ATPLS1) {
  2540. mfsdram(SDRAM_RDCC, val);
  2541. if ((val & SDRAM_RDCC_RDSS_MASK) != SDRAM_RDCC_RDSS_T4) {
  2542. val += 0x40000000;
  2543. mtsdram(SDRAM_RDCC, val);
  2544. }
  2545. }
  2546. mfsdram(SDRAM_DLCR, val);
  2547. debug("%s[%d] DLCR: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2548. mfsdram(SDRAM_RQDC, val);
  2549. debug("%s[%d] RQDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2550. mfsdram(SDRAM_RFDC, val);
  2551. debug("%s[%d] RFDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2552. mfsdram(SDRAM_RDCC, val);
  2553. debug("%s[%d] RDCC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2554. }
  2555. #else /* calibration test with hardvalues */
  2556. /*-----------------------------------------------------------------------------+
  2557. * DQS_calibration_process.
  2558. *-----------------------------------------------------------------------------*/
  2559. static void test(void)
  2560. {
  2561. unsigned long dimm_num;
  2562. unsigned long ecc_temp;
  2563. unsigned long i, j;
  2564. unsigned long *membase;
  2565. unsigned long bxcf[MAXRANKS];
  2566. unsigned long val;
  2567. char window_found;
  2568. char begin_found[MAXDIMMS];
  2569. char end_found[MAXDIMMS];
  2570. char search_end[MAXDIMMS];
  2571. unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  2572. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  2573. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  2574. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  2575. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  2576. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  2577. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  2578. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  2579. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  2580. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  2581. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  2582. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  2583. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  2584. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  2585. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  2586. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  2587. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
  2588. /*------------------------------------------------------------------
  2589. * Test to determine the best read clock delay tuning bits.
  2590. *
  2591. * Before the DDR controller can be used, the read clock delay needs to be
  2592. * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
  2593. * This value cannot be hardcoded into the program because it changes
  2594. * depending on the board's setup and environment.
  2595. * To do this, all delay values are tested to see if they
  2596. * work or not. By doing this, you get groups of fails with groups of
  2597. * passing values. The idea is to find the start and end of a passing
  2598. * window and take the center of it to use as the read clock delay.
  2599. *
  2600. * A failure has to be seen first so that when we hit a pass, we know
  2601. * that it is truely the start of the window. If we get passing values
  2602. * to start off with, we don't know if we are at the start of the window.
  2603. *
  2604. * The code assumes that a failure will always be found.
  2605. * If a failure is not found, there is no easy way to get the middle
  2606. * of the passing window. I guess we can pretty much pick any value
  2607. * but some values will be better than others. Since the lowest speed
  2608. * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
  2609. * from experimentation it is safe to say you will always have a failure.
  2610. *-----------------------------------------------------------------*/
  2611. mfsdram(SDRAM_MCOPT1, ecc_temp);
  2612. ecc_temp &= SDRAM_MCOPT1_MCHK_MASK;
  2613. mfsdram(SDRAM_MCOPT1, val);
  2614. mtsdram(SDRAM_MCOPT1, (val & ~SDRAM_MCOPT1_MCHK_MASK) |
  2615. SDRAM_MCOPT1_MCHK_NON);
  2616. window_found = FALSE;
  2617. begin_found[0] = FALSE;
  2618. end_found[0] = FALSE;
  2619. search_end[0] = FALSE;
  2620. begin_found[1] = FALSE;
  2621. end_found[1] = FALSE;
  2622. search_end[1] = FALSE;
  2623. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  2624. mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf[bxcr_num]);
  2625. /* Banks enabled */
  2626. if ((bxcf[dimm_num] & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  2627. /* Bank is enabled */
  2628. membase =
  2629. (unsigned long*)(SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+dimm_num)));
  2630. /*------------------------------------------------------------------
  2631. * Run the short memory test.
  2632. *-----------------------------------------------------------------*/
  2633. for (i = 0; i < NUMMEMTESTS; i++) {
  2634. for (j = 0; j < NUMMEMWORDS; j++) {
  2635. membase[j] = test[i][j];
  2636. ppcDcbf((u32)&(membase[j]));
  2637. }
  2638. sync();
  2639. for (j = 0; j < NUMMEMWORDS; j++) {
  2640. if (membase[j] != test[i][j]) {
  2641. ppcDcbf((u32)&(membase[j]));
  2642. break;
  2643. }
  2644. ppcDcbf((u32)&(membase[j]));
  2645. }
  2646. sync();
  2647. if (j < NUMMEMWORDS)
  2648. break;
  2649. }
  2650. /*------------------------------------------------------------------
  2651. * See if the rffd value passed.
  2652. *-----------------------------------------------------------------*/
  2653. if (i < NUMMEMTESTS) {
  2654. if ((end_found[dimm_num] == FALSE) &&
  2655. (search_end[dimm_num] == TRUE)) {
  2656. end_found[dimm_num] = TRUE;
  2657. }
  2658. if ((end_found[0] == TRUE) &&
  2659. (end_found[1] == TRUE))
  2660. break;
  2661. } else {
  2662. if (begin_found[dimm_num] == FALSE) {
  2663. begin_found[dimm_num] = TRUE;
  2664. search_end[dimm_num] = TRUE;
  2665. }
  2666. }
  2667. } else {
  2668. begin_found[dimm_num] = TRUE;
  2669. end_found[dimm_num] = TRUE;
  2670. }
  2671. }
  2672. if ((begin_found[0] == TRUE) && (begin_found[1] == TRUE))
  2673. window_found = TRUE;
  2674. /*------------------------------------------------------------------
  2675. * Make sure we found the valid read passing window. Halt if not
  2676. *-----------------------------------------------------------------*/
  2677. if (window_found == FALSE) {
  2678. printf("ERROR: Cannot determine a common read delay for the "
  2679. "DIMM(s) installed.\n");
  2680. spd_ddr_init_hang ();
  2681. }
  2682. /*------------------------------------------------------------------
  2683. * Restore the ECC variable to what it originally was
  2684. *-----------------------------------------------------------------*/
  2685. mtsdram(SDRAM_MCOPT1,
  2686. (ppcMfdcr_sdram(SDRAM_MCOPT1) & ~SDRAM_MCOPT1_MCHK_MASK)
  2687. | ecc_temp);
  2688. }
  2689. #endif /* !HARD_CODED_DQS */
  2690. #endif /* !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION) */
  2691. #else /* CONFIG_SPD_EEPROM */
  2692. /*-----------------------------------------------------------------------------+
  2693. * is_ecc_enabled
  2694. *-----------------------------------------------------------------------------*/
  2695. static unsigned long is_ecc_enabled(void)
  2696. {
  2697. unsigned long ecc;
  2698. unsigned long val;
  2699. ecc = 0;
  2700. mfsdram(SDRAM_MCOPT1, val);
  2701. ecc = max(ecc, SDRAM_MCOPT1_MCHK_CHK_DECODE(val));
  2702. return ecc;
  2703. }
  2704. /*-----------------------------------------------------------------------------
  2705. * Function: initdram
  2706. * Description: Configures the PPC4xx IBM DDR1/DDR2 SDRAM memory controller.
  2707. * The configuration is performed using static, compile-
  2708. * time parameters.
  2709. * Configures the PPC405EX(r) and PPC460EX/GT
  2710. *---------------------------------------------------------------------------*/
  2711. phys_size_t initdram(int board_type)
  2712. {
  2713. /*
  2714. * Only run this SDRAM init code once. For NAND booting
  2715. * targets like Kilauea, we call initdram() early from the
  2716. * 4k NAND booting image (CONFIG_NAND_SPL) from nand_boot().
  2717. * Later on the NAND U-Boot image runs (CONFIG_NAND_U_BOOT)
  2718. * which calls initdram() again. This time the controller
  2719. * mustn't be reconfigured again since we're already running
  2720. * from SDRAM.
  2721. */
  2722. #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  2723. unsigned long val;
  2724. #if defined(CONFIG_440)
  2725. mtdcr(SDRAM_R0BAS, CONFIG_SYS_SDRAM_R0BAS);
  2726. mtdcr(SDRAM_R1BAS, CONFIG_SYS_SDRAM_R1BAS);
  2727. mtdcr(SDRAM_R2BAS, CONFIG_SYS_SDRAM_R2BAS);
  2728. mtdcr(SDRAM_R3BAS, CONFIG_SYS_SDRAM_R3BAS);
  2729. mtdcr(SDRAM_PLBADDULL, CONFIG_SYS_SDRAM_PLBADDULL); /* MQ0_BAUL */
  2730. mtdcr(SDRAM_PLBADDUHB, CONFIG_SYS_SDRAM_PLBADDUHB); /* MQ0_BAUH */
  2731. mtdcr(SDRAM_CONF1LL, CONFIG_SYS_SDRAM_CONF1LL);
  2732. mtdcr(SDRAM_CONF1HB, CONFIG_SYS_SDRAM_CONF1HB);
  2733. mtdcr(SDRAM_CONFPATHB, CONFIG_SYS_SDRAM_CONFPATHB);
  2734. #endif
  2735. /* Set Memory Bank Configuration Registers */
  2736. mtsdram(SDRAM_MB0CF, CONFIG_SYS_SDRAM0_MB0CF);
  2737. mtsdram(SDRAM_MB1CF, CONFIG_SYS_SDRAM0_MB1CF);
  2738. mtsdram(SDRAM_MB2CF, CONFIG_SYS_SDRAM0_MB2CF);
  2739. mtsdram(SDRAM_MB3CF, CONFIG_SYS_SDRAM0_MB3CF);
  2740. /* Set Memory Clock Timing Register */
  2741. mtsdram(SDRAM_CLKTR, CONFIG_SYS_SDRAM0_CLKTR);
  2742. /* Set Refresh Time Register */
  2743. mtsdram(SDRAM_RTR, CONFIG_SYS_SDRAM0_RTR);
  2744. /* Set SDRAM Timing Registers */
  2745. mtsdram(SDRAM_SDTR1, CONFIG_SYS_SDRAM0_SDTR1);
  2746. mtsdram(SDRAM_SDTR2, CONFIG_SYS_SDRAM0_SDTR2);
  2747. mtsdram(SDRAM_SDTR3, CONFIG_SYS_SDRAM0_SDTR3);
  2748. /* Set Mode and Extended Mode Registers */
  2749. mtsdram(SDRAM_MMODE, CONFIG_SYS_SDRAM0_MMODE);
  2750. mtsdram(SDRAM_MEMODE, CONFIG_SYS_SDRAM0_MEMODE);
  2751. /* Set Memory Controller Options 1 Register */
  2752. mtsdram(SDRAM_MCOPT1, CONFIG_SYS_SDRAM0_MCOPT1);
  2753. /* Set Manual Initialization Control Registers */
  2754. mtsdram(SDRAM_INITPLR0, CONFIG_SYS_SDRAM0_INITPLR0);
  2755. mtsdram(SDRAM_INITPLR1, CONFIG_SYS_SDRAM0_INITPLR1);
  2756. mtsdram(SDRAM_INITPLR2, CONFIG_SYS_SDRAM0_INITPLR2);
  2757. mtsdram(SDRAM_INITPLR3, CONFIG_SYS_SDRAM0_INITPLR3);
  2758. mtsdram(SDRAM_INITPLR4, CONFIG_SYS_SDRAM0_INITPLR4);
  2759. mtsdram(SDRAM_INITPLR5, CONFIG_SYS_SDRAM0_INITPLR5);
  2760. mtsdram(SDRAM_INITPLR6, CONFIG_SYS_SDRAM0_INITPLR6);
  2761. mtsdram(SDRAM_INITPLR7, CONFIG_SYS_SDRAM0_INITPLR7);
  2762. mtsdram(SDRAM_INITPLR8, CONFIG_SYS_SDRAM0_INITPLR8);
  2763. mtsdram(SDRAM_INITPLR9, CONFIG_SYS_SDRAM0_INITPLR9);
  2764. mtsdram(SDRAM_INITPLR10, CONFIG_SYS_SDRAM0_INITPLR10);
  2765. mtsdram(SDRAM_INITPLR11, CONFIG_SYS_SDRAM0_INITPLR11);
  2766. mtsdram(SDRAM_INITPLR12, CONFIG_SYS_SDRAM0_INITPLR12);
  2767. mtsdram(SDRAM_INITPLR13, CONFIG_SYS_SDRAM0_INITPLR13);
  2768. mtsdram(SDRAM_INITPLR14, CONFIG_SYS_SDRAM0_INITPLR14);
  2769. mtsdram(SDRAM_INITPLR15, CONFIG_SYS_SDRAM0_INITPLR15);
  2770. /* Set On-Die Termination Registers */
  2771. mtsdram(SDRAM_CODT, CONFIG_SYS_SDRAM0_CODT);
  2772. mtsdram(SDRAM_MODT0, CONFIG_SYS_SDRAM0_MODT0);
  2773. mtsdram(SDRAM_MODT1, CONFIG_SYS_SDRAM0_MODT1);
  2774. /* Set Write Timing Register */
  2775. mtsdram(SDRAM_WRDTR, CONFIG_SYS_SDRAM0_WRDTR);
  2776. /*
  2777. * Start Initialization by SDRAM0_MCOPT2[SREN] = 0 and
  2778. * SDRAM0_MCOPT2[IPTR] = 1
  2779. */
  2780. mtsdram(SDRAM_MCOPT2, (SDRAM_MCOPT2_SREN_EXIT |
  2781. SDRAM_MCOPT2_IPTR_EXECUTE));
  2782. /*
  2783. * Poll SDRAM0_MCSTAT[MIC] for assertion to indicate the
  2784. * completion of initialization.
  2785. */
  2786. do {
  2787. mfsdram(SDRAM_MCSTAT, val);
  2788. } while ((val & SDRAM_MCSTAT_MIC_MASK) != SDRAM_MCSTAT_MIC_COMP);
  2789. /* Set Delay Control Registers */
  2790. mtsdram(SDRAM_DLCR, CONFIG_SYS_SDRAM0_DLCR);
  2791. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2792. mtsdram(SDRAM_RDCC, CONFIG_SYS_SDRAM0_RDCC);
  2793. mtsdram(SDRAM_RQDC, CONFIG_SYS_SDRAM0_RQDC);
  2794. mtsdram(SDRAM_RFDC, CONFIG_SYS_SDRAM0_RFDC);
  2795. #endif /* !CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2796. /*
  2797. * Enable Controller by SDRAM0_MCOPT2[DCEN] = 1:
  2798. */
  2799. mfsdram(SDRAM_MCOPT2, val);
  2800. mtsdram(SDRAM_MCOPT2, val | SDRAM_MCOPT2_DCEN_ENABLE);
  2801. #if defined(CONFIG_440)
  2802. /*
  2803. * Program TLB entries with caches enabled, for best performace
  2804. * while auto-calibrating and ECC generation
  2805. */
  2806. program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), 0);
  2807. #endif
  2808. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2809. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  2810. /*------------------------------------------------------------------
  2811. | DQS calibration.
  2812. +-----------------------------------------------------------------*/
  2813. DQS_autocalibration();
  2814. #endif /* !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) */
  2815. #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2816. #if defined(CONFIG_DDR_ECC)
  2817. do_program_ecc(0);
  2818. #endif /* defined(CONFIG_DDR_ECC) */
  2819. #if defined(CONFIG_440)
  2820. /*
  2821. * Now after initialization (auto-calibration and ECC generation)
  2822. * remove the TLB entries with caches enabled and program again with
  2823. * desired cache functionality
  2824. */
  2825. remove_tlb(0, (CONFIG_SYS_MBYTES_SDRAM << 20));
  2826. program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), MY_TLB_WORD2_I_ENABLE);
  2827. #endif
  2828. ppc4xx_ibm_ddr2_register_dump();
  2829. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2830. /*
  2831. * Clear potential errors resulting from auto-calibration.
  2832. * If not done, then we could get an interrupt later on when
  2833. * exceptions are enabled.
  2834. */
  2835. set_mcsr(get_mcsr());
  2836. #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2837. #endif /* !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) */
  2838. return (CONFIG_SYS_MBYTES_SDRAM << 20);
  2839. }
  2840. #endif /* CONFIG_SPD_EEPROM */
  2841. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  2842. #if defined(CONFIG_440)
  2843. u32 mfdcr_any(u32 dcr)
  2844. {
  2845. u32 val;
  2846. switch (dcr) {
  2847. case SDRAM_R0BAS + 0:
  2848. val = mfdcr(SDRAM_R0BAS + 0);
  2849. break;
  2850. case SDRAM_R0BAS + 1:
  2851. val = mfdcr(SDRAM_R0BAS + 1);
  2852. break;
  2853. case SDRAM_R0BAS + 2:
  2854. val = mfdcr(SDRAM_R0BAS + 2);
  2855. break;
  2856. case SDRAM_R0BAS + 3:
  2857. val = mfdcr(SDRAM_R0BAS + 3);
  2858. break;
  2859. default:
  2860. printf("DCR %d not defined in case statement!!!\n", dcr);
  2861. val = 0; /* just to satisfy the compiler */
  2862. }
  2863. return val;
  2864. }
  2865. void mtdcr_any(u32 dcr, u32 val)
  2866. {
  2867. switch (dcr) {
  2868. case SDRAM_R0BAS + 0:
  2869. mtdcr(SDRAM_R0BAS + 0, val);
  2870. break;
  2871. case SDRAM_R0BAS + 1:
  2872. mtdcr(SDRAM_R0BAS + 1, val);
  2873. break;
  2874. case SDRAM_R0BAS + 2:
  2875. mtdcr(SDRAM_R0BAS + 2, val);
  2876. break;
  2877. case SDRAM_R0BAS + 3:
  2878. mtdcr(SDRAM_R0BAS + 3, val);
  2879. break;
  2880. default:
  2881. printf("DCR %d not defined in case statement!!!\n", dcr);
  2882. }
  2883. }
  2884. #endif /* defined(CONFIG_440) */
  2885. void blank_string(int size)
  2886. {
  2887. int i;
  2888. for (i = 0; i < size; i++)
  2889. putc('\b');
  2890. for (i = 0; i < size; i++)
  2891. putc(' ');
  2892. for (i = 0; i < size; i++)
  2893. putc('\b');
  2894. }
  2895. #endif /* !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) */
  2896. inline void ppc4xx_ibm_ddr2_register_dump(void)
  2897. {
  2898. #if defined(DEBUG)
  2899. printf("\nPPC4xx IBM DDR2 Register Dump:\n");
  2900. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2901. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2902. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R0BAS);
  2903. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R1BAS);
  2904. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R2BAS);
  2905. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R3BAS);
  2906. #endif /* (defined(CONFIG_440SP) || ... */
  2907. #if defined(CONFIG_405EX)
  2908. PPC4xx_IBM_DDR2_DUMP_REGISTER(BESR);
  2909. PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARL);
  2910. PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARH);
  2911. PPC4xx_IBM_DDR2_DUMP_REGISTER(WMIRQ);
  2912. PPC4xx_IBM_DDR2_DUMP_REGISTER(PLBOPT);
  2913. PPC4xx_IBM_DDR2_DUMP_REGISTER(PUABA);
  2914. #endif /* defined(CONFIG_405EX) */
  2915. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB0CF);
  2916. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB1CF);
  2917. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB2CF);
  2918. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB3CF);
  2919. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCSTAT);
  2920. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT1);
  2921. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT2);
  2922. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT0);
  2923. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT1);
  2924. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT2);
  2925. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT3);
  2926. PPC4xx_IBM_DDR2_DUMP_REGISTER(CODT);
  2927. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2928. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2929. PPC4xx_IBM_DDR2_DUMP_REGISTER(VVPR);
  2930. PPC4xx_IBM_DDR2_DUMP_REGISTER(OPARS);
  2931. /*
  2932. * OPART is only used as a trigger register.
  2933. *
  2934. * No data is contained in this register, and reading or writing
  2935. * to is can cause bad things to happen (hangs). Just skip it and
  2936. * report "N/A".
  2937. */
  2938. printf("%20s = N/A\n", "SDRAM_OPART");
  2939. #endif /* defined(CONFIG_440SP) || ... */
  2940. PPC4xx_IBM_DDR2_DUMP_REGISTER(RTR);
  2941. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR0);
  2942. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR1);
  2943. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR2);
  2944. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR3);
  2945. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR4);
  2946. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR5);
  2947. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR6);
  2948. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR7);
  2949. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR8);
  2950. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR9);
  2951. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR10);
  2952. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR11);
  2953. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR12);
  2954. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR13);
  2955. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR14);
  2956. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR15);
  2957. PPC4xx_IBM_DDR2_DUMP_REGISTER(RQDC);
  2958. PPC4xx_IBM_DDR2_DUMP_REGISTER(RFDC);
  2959. PPC4xx_IBM_DDR2_DUMP_REGISTER(RDCC);
  2960. PPC4xx_IBM_DDR2_DUMP_REGISTER(DLCR);
  2961. PPC4xx_IBM_DDR2_DUMP_REGISTER(CLKTR);
  2962. PPC4xx_IBM_DDR2_DUMP_REGISTER(WRDTR);
  2963. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR1);
  2964. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR2);
  2965. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR3);
  2966. PPC4xx_IBM_DDR2_DUMP_REGISTER(MMODE);
  2967. PPC4xx_IBM_DDR2_DUMP_REGISTER(MEMODE);
  2968. PPC4xx_IBM_DDR2_DUMP_REGISTER(ECCCR);
  2969. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2970. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2971. PPC4xx_IBM_DDR2_DUMP_REGISTER(CID);
  2972. #endif /* defined(CONFIG_440SP) || ... */
  2973. PPC4xx_IBM_DDR2_DUMP_REGISTER(RID);
  2974. PPC4xx_IBM_DDR2_DUMP_REGISTER(FCSR);
  2975. PPC4xx_IBM_DDR2_DUMP_REGISTER(RTSR);
  2976. #endif /* defined(DEBUG) */
  2977. }
  2978. #endif /* CONFIG_SDRAM_PPC4xx_IBM_DDR2 */