b4860_serdes.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/fsl_serdes.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include "fsl_corenet2_serdes.h"
  27. struct serdes_config {
  28. u8 protocol;
  29. u8 lanes[SRDS_MAX_LANES];
  30. };
  31. static struct serdes_config serdes1_cfg_tbl[] = {
  32. /* SerDes 1 */
  33. {0x0D, {CPRI8, CPRI7, CPRI6, CPRI5,
  34. CPRI4, CPRI3, CPRI2, CPRI1}},
  35. {0x0E, {CPRI8, CPRI7, CPRI6, CPRI5,
  36. CPRI4, CPRI3, CPRI2, CPRI1}},
  37. {0x12, {CPRI8, CPRI7, CPRI6, CPRI5,
  38. CPRI4, CPRI3, CPRI2, CPRI1}},
  39. {0x2a, {SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6,
  40. CPRI6, CPRI5, CPRI4, CPRI3, CPRI2, CPRI1}},
  41. {0x30, {AURORA, AURORA,
  42. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  43. CPRI4, CPRI3, CPRI2, CPRI1}},
  44. {0x32, {AURORA, AURORA,
  45. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  46. CPRI4, CPRI3, CPRI2, CPRI1}},
  47. {0x33, {AURORA, AURORA,
  48. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  49. CPRI4, CPRI3, CPRI2, CPRI1}},
  50. {0x34, {AURORA, AURORA,
  51. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  52. CPRI4, CPRI3, CPRI2, CPRI1}},
  53. {0x3E, {CPRI8, CPRI7, CPRI6, CPRI5,
  54. CPRI4, CPRI3, CPRI2, CPRI1}},
  55. {}
  56. };
  57. static struct serdes_config serdes2_cfg_tbl[] = {
  58. /* SerDes 2 */
  59. {0x18, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  60. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  61. AURORA, AURORA, SRIO1, SRIO1}},
  62. {0x1D, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  63. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  64. AURORA, AURORA, SRIO1, SRIO1}},
  65. {0x2B, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  66. SRIO2, SRIO2,
  67. AURORA, AURORA, SRIO1, SRIO1}},
  68. {0x30, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  69. SRIO2, SRIO2,
  70. AURORA, AURORA,
  71. SRIO1, SRIO1}},
  72. {0x49, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  73. SGMII_FM1_DTSEC3, AURORA,
  74. SRIO1, SRIO1, SRIO1, SRIO1}},
  75. {0x4A, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  76. SGMII_FM1_DTSEC3, AURORA,
  77. SRIO1, SRIO1, SRIO1, SRIO1}},
  78. {0x4C, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  79. SGMII_FM1_DTSEC3, AURORA,
  80. SRIO1, SRIO1, SRIO1, SRIO1}},
  81. {0x4E, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  82. SGMII_FM1_DTSEC3, AURORA,
  83. SRIO1, SRIO1, SRIO1, SRIO1}},
  84. {0x84, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  85. SRIO2, SRIO2, AURORA, AURORA,
  86. XFI_FM1_MAC9, XFI_FM1_MAC10}},
  87. {0x85, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  88. SRIO2, SRIO2, AURORA, AURORA,
  89. XFI_FM1_MAC9, XFI_FM1_MAC10}},
  90. {0x87, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  91. SRIO2, SRIO2,
  92. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  93. XFI_FM1_MAC9, XFI_FM1_MAC10}},
  94. {0x93, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  95. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  96. XAUI_FM1_MAC10, XAUI_FM1_MAC10,
  97. XAUI_FM1_MAC10, XAUI_FM1_MAC10}},
  98. {0x9E, {PCIE1, PCIE1, PCIE1, PCIE1,
  99. XAUI_FM1_MAC10, XAUI_FM1_MAC10,
  100. XAUI_FM1_MAC10, XAUI_FM1_MAC10}},
  101. {0x9A, {PCIE1, PCIE1,
  102. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  103. XAUI_FM1_MAC10, XAUI_FM1_MAC10,
  104. XAUI_FM1_MAC10, XAUI_FM1_MAC10}},
  105. {0xB2, {PCIE1, PCIE1, PCIE1, PCIE1,
  106. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  107. XFI_FM1_MAC9, XFI_FM1_MAC10}},
  108. {0xC3, {XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  109. XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  110. SRIO1, SRIO1, SRIO1, SRIO1}},
  111. {}
  112. };
  113. static struct serdes_config *serdes_cfg_tbl[] = {
  114. serdes1_cfg_tbl,
  115. serdes2_cfg_tbl,
  116. };
  117. enum srds_prtcl serdes_get_prtcl(int serdes, int cfg, int lane)
  118. {
  119. struct serdes_config *ptr;
  120. if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
  121. return 0;
  122. ptr = serdes_cfg_tbl[serdes];
  123. while (ptr->protocol) {
  124. if (ptr->protocol == cfg)
  125. return ptr->lanes[lane];
  126. ptr++;
  127. }
  128. return 0;
  129. }
  130. int is_serdes_prtcl_valid(int serdes, u32 prtcl)
  131. {
  132. int i;
  133. struct serdes_config *ptr;
  134. if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
  135. return 0;
  136. ptr = serdes_cfg_tbl[serdes];
  137. while (ptr->protocol) {
  138. if (ptr->protocol == prtcl)
  139. break;
  140. ptr++;
  141. }
  142. if (!ptr->protocol)
  143. return 0;
  144. for (i = 0; i < SRDS_MAX_LANES; i++) {
  145. if (ptr->lanes[i] != NONE)
  146. return 1;
  147. }
  148. return 0;
  149. }