davinci_mmc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * Davinci MMC Controller Driver
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <config.h>
  21. #include <common.h>
  22. #include <command.h>
  23. #include <mmc.h>
  24. #include <part.h>
  25. #include <malloc.h>
  26. #include <asm/io.h>
  27. #include <asm/arch/sdmmc_defs.h>
  28. #define DAVINCI_MAX_BLOCKS (32)
  29. #define WATCHDOG_COUNT (100000)
  30. #define get_val(addr) REG(addr)
  31. #define set_val(addr, val) REG(addr) = (val)
  32. #define set_bit(addr, val) set_val((addr), (get_val(addr) | (val)))
  33. #define clear_bit(addr, val) set_val((addr), (get_val(addr) & ~(val)))
  34. /* Set davinci clock prescalar value based on the required clock in HZ */
  35. static void dmmc_set_clock(struct mmc *mmc, uint clock)
  36. {
  37. struct davinci_mmc *host = mmc->priv;
  38. struct davinci_mmc_regs *regs = host->reg_base;
  39. uint clkrt, sysclk2, act_clock;
  40. if (clock < mmc->f_min)
  41. clock = mmc->f_min;
  42. if (clock > mmc->f_max)
  43. clock = mmc->f_max;
  44. set_val(&regs->mmcclk, 0);
  45. sysclk2 = host->input_clk;
  46. clkrt = (sysclk2 / (2 * clock)) - 1;
  47. /* Calculate the actual clock for the divider used */
  48. act_clock = (sysclk2 / (2 * (clkrt + 1)));
  49. /* Adjust divider if actual clock exceeds the required clock */
  50. if (act_clock > clock)
  51. clkrt++;
  52. /* check clock divider boundary and correct it */
  53. if (clkrt > 0xFF)
  54. clkrt = 0xFF;
  55. set_val(&regs->mmcclk, (clkrt | MMCCLK_CLKEN));
  56. }
  57. /* Status bit wait loop for MMCST1 */
  58. static int
  59. dmmc_wait_fifo_status(volatile struct davinci_mmc_regs *regs, uint status)
  60. {
  61. uint wdog = WATCHDOG_COUNT;
  62. while (--wdog && ((get_val(&regs->mmcst1) & status) != status))
  63. udelay(10);
  64. if (!(get_val(&regs->mmcctl) & MMCCTL_WIDTH_4_BIT))
  65. udelay(100);
  66. if (wdog == 0)
  67. return COMM_ERR;
  68. return 0;
  69. }
  70. /* Busy bit wait loop for MMCST1 */
  71. static int dmmc_busy_wait(volatile struct davinci_mmc_regs *regs)
  72. {
  73. uint wdog = WATCHDOG_COUNT;
  74. while (--wdog && (get_val(&regs->mmcst1) & MMCST1_BUSY))
  75. udelay(10);
  76. if (wdog == 0)
  77. return COMM_ERR;
  78. return 0;
  79. }
  80. /* Status bit wait loop for MMCST0 - Checks for error bits as well */
  81. static int dmmc_check_status(volatile struct davinci_mmc_regs *regs,
  82. uint *cur_st, uint st_ready, uint st_error)
  83. {
  84. uint wdog = WATCHDOG_COUNT;
  85. uint mmcstatus = *cur_st;
  86. while (wdog--) {
  87. if (mmcstatus & st_ready) {
  88. *cur_st = mmcstatus;
  89. mmcstatus = get_val(&regs->mmcst1);
  90. return 0;
  91. } else if (mmcstatus & st_error) {
  92. if (mmcstatus & MMCST0_TOUTRS)
  93. return TIMEOUT;
  94. printf("[ ST0 ERROR %x]\n", mmcstatus);
  95. /*
  96. * Ignore CRC errors as some MMC cards fail to
  97. * initialize on DM365-EVM on the SD1 slot
  98. */
  99. if (mmcstatus & MMCST0_CRCRS)
  100. return 0;
  101. return COMM_ERR;
  102. }
  103. udelay(10);
  104. mmcstatus = get_val(&regs->mmcst0);
  105. }
  106. printf("Status %x Timeout ST0:%x ST1:%x\n", st_ready, mmcstatus,
  107. get_val(&regs->mmcst1));
  108. return COMM_ERR;
  109. }
  110. /*
  111. * Sends a command out on the bus. Takes the mmc pointer,
  112. * a command pointer, and an optional data pointer.
  113. */
  114. static int
  115. dmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  116. {
  117. struct davinci_mmc *host = mmc->priv;
  118. volatile struct davinci_mmc_regs *regs = host->reg_base;
  119. uint mmcstatus, status_rdy, status_err;
  120. uint i, cmddata, bytes_left = 0;
  121. int fifo_words, fifo_bytes, err;
  122. char *data_buf = NULL;
  123. /* Clear status registers */
  124. mmcstatus = get_val(&regs->mmcst0);
  125. fifo_words = (host->version == MMC_CTLR_VERSION_2) ? 16 : 8;
  126. fifo_bytes = fifo_words << 2;
  127. /* Wait for any previous busy signal to be cleared */
  128. dmmc_busy_wait(regs);
  129. cmddata = cmd->cmdidx;
  130. cmddata |= MMCCMD_PPLEN;
  131. /* Send init clock for CMD0 */
  132. if (cmd->cmdidx == MMC_CMD_GO_IDLE_STATE)
  133. cmddata |= MMCCMD_INITCK;
  134. switch (cmd->resp_type) {
  135. case MMC_RSP_R1b:
  136. cmddata |= MMCCMD_BSYEXP;
  137. /* Fall-through */
  138. case MMC_RSP_R1: /* R1, R1b, R5, R6, R7 */
  139. cmddata |= MMCCMD_RSPFMT_R1567;
  140. break;
  141. case MMC_RSP_R2:
  142. cmddata |= MMCCMD_RSPFMT_R2;
  143. break;
  144. case MMC_RSP_R3: /* R3, R4 */
  145. cmddata |= MMCCMD_RSPFMT_R3;
  146. break;
  147. }
  148. set_val(&regs->mmcim, 0);
  149. if (data) {
  150. /* clear previous data transfer if any and set new one */
  151. bytes_left = (data->blocksize * data->blocks);
  152. /* Reset FIFO - Always use 32 byte fifo threshold */
  153. set_val(&regs->mmcfifoctl,
  154. (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST));
  155. if (host->version == MMC_CTLR_VERSION_2)
  156. cmddata |= MMCCMD_DMATRIG;
  157. cmddata |= MMCCMD_WDATX;
  158. if (data->flags == MMC_DATA_READ) {
  159. set_val(&regs->mmcfifoctl, MMCFIFOCTL_FIFOLEV);
  160. } else if (data->flags == MMC_DATA_WRITE) {
  161. set_val(&regs->mmcfifoctl,
  162. (MMCFIFOCTL_FIFOLEV |
  163. MMCFIFOCTL_FIFODIR));
  164. cmddata |= MMCCMD_DTRW;
  165. }
  166. set_val(&regs->mmctod, 0xFFFF);
  167. set_val(&regs->mmcnblk, (data->blocks & MMCNBLK_NBLK_MASK));
  168. set_val(&regs->mmcblen, (data->blocksize & MMCBLEN_BLEN_MASK));
  169. if (data->flags == MMC_DATA_WRITE) {
  170. uint val;
  171. data_buf = (char *)data->src;
  172. /* For write, fill FIFO with data before issue of CMD */
  173. for (i = 0; (i < fifo_words) && bytes_left; i++) {
  174. memcpy((char *)&val, data_buf, 4);
  175. set_val(&regs->mmcdxr, val);
  176. data_buf += 4;
  177. bytes_left -= 4;
  178. }
  179. }
  180. } else {
  181. set_val(&regs->mmcblen, 0);
  182. set_val(&regs->mmcnblk, 0);
  183. }
  184. set_val(&regs->mmctor, 0x1FFF);
  185. /* Send the command */
  186. set_val(&regs->mmcarghl, cmd->cmdarg);
  187. set_val(&regs->mmccmd, cmddata);
  188. status_rdy = MMCST0_RSPDNE;
  189. status_err = (MMCST0_TOUTRS | MMCST0_TOUTRD |
  190. MMCST0_CRCWR | MMCST0_CRCRD);
  191. if (cmd->resp_type & MMC_RSP_CRC)
  192. status_err |= MMCST0_CRCRS;
  193. mmcstatus = get_val(&regs->mmcst0);
  194. err = dmmc_check_status(regs, &mmcstatus, status_rdy, status_err);
  195. if (err)
  196. return err;
  197. /* For R1b wait for busy done */
  198. if (cmd->resp_type == MMC_RSP_R1b)
  199. dmmc_busy_wait(regs);
  200. /* Collect response from controller for specific commands */
  201. if (mmcstatus & MMCST0_RSPDNE) {
  202. /* Copy the response to the response buffer */
  203. if (cmd->resp_type & MMC_RSP_136) {
  204. cmd->response[0] = get_val(&regs->mmcrsp67);
  205. cmd->response[1] = get_val(&regs->mmcrsp45);
  206. cmd->response[2] = get_val(&regs->mmcrsp23);
  207. cmd->response[3] = get_val(&regs->mmcrsp01);
  208. } else if (cmd->resp_type & MMC_RSP_PRESENT) {
  209. cmd->response[0] = get_val(&regs->mmcrsp67);
  210. }
  211. }
  212. if (data == NULL)
  213. return 0;
  214. if (data->flags == MMC_DATA_READ) {
  215. /* check for DATDNE along with DRRDY as the controller might
  216. * set the DATDNE without DRRDY for smaller transfers with
  217. * less than FIFO threshold bytes
  218. */
  219. status_rdy = MMCST0_DRRDY | MMCST0_DATDNE;
  220. status_err = MMCST0_TOUTRD | MMCST0_CRCRD;
  221. data_buf = data->dest;
  222. } else {
  223. status_rdy = MMCST0_DXRDY | MMCST0_DATDNE;
  224. status_err = MMCST0_CRCWR;
  225. }
  226. /* Wait until all of the blocks are transferred */
  227. while (bytes_left) {
  228. err = dmmc_check_status(regs, &mmcstatus, status_rdy,
  229. status_err);
  230. if (err)
  231. return err;
  232. if (data->flags == MMC_DATA_READ) {
  233. /*
  234. * MMC controller sets the Data receive ready bit
  235. * (DRRDY) in MMCST0 even before the entire FIFO is
  236. * full. This results in erratic behavior if we start
  237. * reading the FIFO soon after DRRDY. Wait for the
  238. * FIFO full bit in MMCST1 for proper FIFO clearing.
  239. */
  240. if (bytes_left > fifo_bytes)
  241. dmmc_wait_fifo_status(regs, 0x4a);
  242. else if (bytes_left == fifo_bytes)
  243. dmmc_wait_fifo_status(regs, 0x40);
  244. for (i = 0; bytes_left && (i < fifo_words); i++) {
  245. cmddata = get_val(&regs->mmcdrr);
  246. memcpy(data_buf, (char *)&cmddata, 4);
  247. data_buf += 4;
  248. bytes_left -= 4;
  249. }
  250. } else {
  251. /*
  252. * MMC controller sets the Data transmit ready bit
  253. * (DXRDY) in MMCST0 even before the entire FIFO is
  254. * empty. This results in erratic behavior if we start
  255. * writing the FIFO soon after DXRDY. Wait for the
  256. * FIFO empty bit in MMCST1 for proper FIFO clearing.
  257. */
  258. dmmc_wait_fifo_status(regs, MMCST1_FIFOEMP);
  259. for (i = 0; bytes_left && (i < fifo_words); i++) {
  260. memcpy((char *)&cmddata, data_buf, 4);
  261. set_val(&regs->mmcdxr, cmddata);
  262. data_buf += 4;
  263. bytes_left -= 4;
  264. }
  265. dmmc_busy_wait(regs);
  266. }
  267. }
  268. err = dmmc_check_status(regs, &mmcstatus, MMCST0_DATDNE, status_err);
  269. if (err)
  270. return err;
  271. return 0;
  272. }
  273. /* Initialize Davinci MMC controller */
  274. static int dmmc_init(struct mmc *mmc)
  275. {
  276. struct davinci_mmc *host = mmc->priv;
  277. struct davinci_mmc_regs *regs = host->reg_base;
  278. /* Clear status registers explicitly - soft reset doesn't clear it
  279. * If Uboot is invoked from UBL with SDMMC Support, the status
  280. * registers can have uncleared bits
  281. */
  282. get_val(&regs->mmcst0);
  283. get_val(&regs->mmcst1);
  284. /* Hold software reset */
  285. set_bit(&regs->mmcctl, MMCCTL_DATRST);
  286. set_bit(&regs->mmcctl, MMCCTL_CMDRST);
  287. udelay(10);
  288. set_val(&regs->mmcclk, 0x0);
  289. set_val(&regs->mmctor, 0x1FFF);
  290. set_val(&regs->mmctod, 0xFFFF);
  291. /* Clear software reset */
  292. clear_bit(&regs->mmcctl, MMCCTL_DATRST);
  293. clear_bit(&regs->mmcctl, MMCCTL_CMDRST);
  294. udelay(10);
  295. /* Reset FIFO - Always use the maximum fifo threshold */
  296. set_val(&regs->mmcfifoctl, (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST));
  297. set_val(&regs->mmcfifoctl, MMCFIFOCTL_FIFOLEV);
  298. return 0;
  299. }
  300. /* Set buswidth or clock as indicated by the GENERIC_MMC framework */
  301. static void dmmc_set_ios(struct mmc *mmc)
  302. {
  303. struct davinci_mmc *host = mmc->priv;
  304. struct davinci_mmc_regs *regs = host->reg_base;
  305. /* Set the bus width */
  306. if (mmc->bus_width == 4)
  307. set_bit(&regs->mmcctl, MMCCTL_WIDTH_4_BIT);
  308. else
  309. clear_bit(&regs->mmcctl, MMCCTL_WIDTH_4_BIT);
  310. /* Set clock speed */
  311. if (mmc->clock)
  312. dmmc_set_clock(mmc, mmc->clock);
  313. }
  314. /* Called from board_mmc_init during startup. Can be called multiple times
  315. * depending on the number of slots available on board and controller
  316. */
  317. int davinci_mmc_init(bd_t *bis, struct davinci_mmc *host)
  318. {
  319. struct mmc *mmc;
  320. mmc = malloc(sizeof(struct mmc));
  321. memset(mmc, 0, sizeof(struct mmc));
  322. sprintf(mmc->name, "davinci");
  323. mmc->priv = host;
  324. mmc->send_cmd = dmmc_send_cmd;
  325. mmc->set_ios = dmmc_set_ios;
  326. mmc->init = dmmc_init;
  327. mmc->getcd = NULL;
  328. mmc->getwp = NULL;
  329. mmc->f_min = 200000;
  330. mmc->f_max = 25000000;
  331. mmc->voltages = host->voltages;
  332. mmc->host_caps = host->host_caps;
  333. mmc->b_max = DAVINCI_MAX_BLOCKS;
  334. mmc_register(mmc);
  335. return 0;
  336. }