MPC8360EMDS.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. #undef DEBUG
  24. /*
  25. * High Level Configuration Options
  26. */
  27. #define CONFIG_E300 1 /* E300 family */
  28. #define CONFIG_QE 1 /* Has QE */
  29. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  30. #define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
  31. #define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
  32. /*
  33. * System Clock Setup
  34. */
  35. #ifdef CONFIG_PCISLAVE
  36. #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
  37. #else
  38. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  39. #endif
  40. #ifndef CONFIG_SYS_CLK_FREQ
  41. #define CONFIG_SYS_CLK_FREQ 66000000
  42. #endif
  43. /*
  44. * Hardware Reset Configuration Word
  45. */
  46. #define CFG_HRCW_LOW (\
  47. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  48. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  49. HRCWL_CSB_TO_CLKIN_4X1 |\
  50. HRCWL_VCO_1X2 |\
  51. HRCWL_CE_PLL_VCO_DIV_4 |\
  52. HRCWL_CE_PLL_DIV_1X1 |\
  53. HRCWL_CE_TO_PLL_1X6 |\
  54. HRCWL_CORE_TO_CSB_2X1)
  55. #ifdef CONFIG_PCISLAVE
  56. #define CFG_HRCW_HIGH (\
  57. HRCWH_PCI_AGENT |\
  58. HRCWH_PCI1_ARBITER_DISABLE |\
  59. HRCWH_PCICKDRV_DISABLE |\
  60. HRCWH_CORE_ENABLE |\
  61. HRCWH_FROM_0XFFF00100 |\
  62. HRCWH_BOOTSEQ_DISABLE |\
  63. HRCWH_SW_WATCHDOG_DISABLE |\
  64. HRCWH_ROM_LOC_LOCAL_16BIT)
  65. #else
  66. #define CFG_HRCW_HIGH (\
  67. HRCWH_PCI_HOST |\
  68. HRCWH_PCI1_ARBITER_ENABLE |\
  69. HRCWH_PCICKDRV_ENABLE |\
  70. HRCWH_CORE_ENABLE |\
  71. HRCWH_FROM_0X00000100 |\
  72. HRCWH_BOOTSEQ_DISABLE |\
  73. HRCWH_SW_WATCHDOG_DISABLE |\
  74. HRCWH_ROM_LOC_LOCAL_16BIT)
  75. #endif
  76. /*
  77. * System IO Config
  78. */
  79. #define CFG_SICRH 0x00000000
  80. #define CFG_SICRL 0x40000000
  81. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  82. /*
  83. * IMMR new address
  84. */
  85. #define CFG_IMMR 0xE0000000
  86. /*
  87. * DDR Setup
  88. */
  89. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory */
  90. #define CFG_SDRAM_BASE CFG_DDR_BASE
  91. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  92. #define CFG_83XX_DDR_USES_CS0
  93. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  94. #define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
  95. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  96. #if defined(CONFIG_SPD_EEPROM)
  97. /*
  98. * Determine DDR configuration from I2C interface.
  99. */
  100. #define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
  101. #else
  102. /*
  103. * Manually set up DDR parameters
  104. */
  105. #define CFG_DDR_SIZE 256 /* MB */
  106. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9)
  107. #define CFG_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
  108. #define CFG_DDR_TIMING_2 0x00000800 /* may need tuning */
  109. #define CFG_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
  110. #define CFG_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
  111. #define CFG_DDR_INTERVAL 0x045b0100 /* page mode */
  112. #endif
  113. /*
  114. * Memory test
  115. */
  116. #undef CFG_DRAM_TEST /* memory test, takes time */
  117. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  118. #define CFG_MEMTEST_END 0x00100000
  119. /*
  120. * The reserved memory
  121. */
  122. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  123. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  124. #define CFG_RAMBOOT
  125. #else
  126. #undef CFG_RAMBOOT
  127. #endif
  128. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  129. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  130. /*
  131. * Initial RAM Base Address Setup
  132. */
  133. #define CFG_INIT_RAM_LOCK 1
  134. #define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  135. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */
  136. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  137. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  138. /*
  139. * Local Bus Configuration & Clock Setup
  140. */
  141. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  142. #define CFG_LBC_LBCR 0x00000000
  143. /*
  144. * FLASH on the Local Bus
  145. */
  146. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  147. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  148. #define CFG_FLASH_BASE 0xFE000000 /* FLASH base address */
  149. #define CFG_FLASH_SIZE 16 /* FLASH size is 16M */
  150. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */
  151. #define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
  152. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* Flash Base address */ \
  153. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  154. BR_V) /* valid */
  155. #define CFG_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */
  156. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  157. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  158. #undef CFG_FLASH_CHECKSUM
  159. /*
  160. * BCSR on the Local Bus
  161. */
  162. #define CFG_BCSR 0xF8000000
  163. #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */
  164. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  165. #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port size=8bit, MSEL=GPCM */
  166. #define CFG_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
  167. /*
  168. * SDRAM on the Local Bus
  169. */
  170. #define CFG_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
  171. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  172. #define CFG_LB_SDRAM /* if board has SRDAM on local bus */
  173. #ifdef CFG_LB_SDRAM
  174. #define CFG_LBLAWBAR2_PRELIM CFG_LBC_SDRAM_BASE
  175. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64MB */
  176. /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
  177. /*
  178. * Base Register 2 and Option Register 2 configure SDRAM.
  179. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  180. *
  181. * For BR2, need:
  182. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  183. * port size = 32-bits = BR2[19:20] = 11
  184. * no parity checking = BR2[21:22] = 00
  185. * SDRAM for MSEL = BR2[24:26] = 011
  186. * Valid = BR[31] = 1
  187. *
  188. * 0 4 8 12 16 20 24 28
  189. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  190. *
  191. * CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  192. * the top 17 bits of BR2.
  193. */
  194. #define CFG_BR2_PRELIM 0xf0001861 /*Port size=32bit, MSEL=SDRAM */
  195. /*
  196. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  197. *
  198. * For OR2, need:
  199. * 64MB mask for AM, OR2[0:7] = 1111 1100
  200. * XAM, OR2[17:18] = 11
  201. * 9 columns OR2[19-21] = 010
  202. * 13 rows OR2[23-25] = 100
  203. * EAD set for extra time OR[31] = 1
  204. *
  205. * 0 4 8 12 16 20 24 28
  206. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  207. */
  208. #define CFG_OR2_PRELIM 0xfc006901
  209. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  210. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  211. /*
  212. * LSDMR masks
  213. */
  214. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  215. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  216. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  217. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  218. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  219. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  220. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  221. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  222. #define CFG_LBC_LSDMR_COMMON 0x0063b723
  223. /*
  224. * SDRAM Controller configuration sequence.
  225. */
  226. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  227. | CFG_LBC_LSDMR_OP_PCHALL)
  228. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  229. | CFG_LBC_LSDMR_OP_ARFRSH)
  230. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  231. | CFG_LBC_LSDMR_OP_ARFRSH)
  232. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  233. | CFG_LBC_LSDMR_OP_MRW)
  234. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  235. | CFG_LBC_LSDMR_OP_NORMAL)
  236. #endif
  237. /*
  238. * Windows to access PIB via local bus
  239. */
  240. #define CFG_LBLAWBAR3_PRELIM 0xf8008000 /* windows base 0xf8008000 */
  241. #define CFG_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */
  242. /*
  243. * CS4 on Local Bus, to PIB
  244. */
  245. #define CFG_BR4_PRELIM 0xf8008801 /* CS4 base address at 0xf8008000 */
  246. #define CFG_OR4_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
  247. /*
  248. * CS5 on Local Bus, to PIB
  249. */
  250. #define CFG_BR5_PRELIM 0xf8010801 /* CS5 base address at 0xf8010000 */
  251. #define CFG_OR5_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
  252. /*
  253. * Serial Port
  254. */
  255. #define CONFIG_CONS_INDEX 1
  256. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  257. #define CFG_NS16550
  258. #define CFG_NS16550_SERIAL
  259. #define CFG_NS16550_REG_SIZE 1
  260. #define CFG_NS16550_CLK get_bus_freq(0)
  261. #define CFG_BAUDRATE_TABLE \
  262. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  263. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  264. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  265. /* Use the HUSH parser */
  266. #define CFG_HUSH_PARSER
  267. #ifdef CFG_HUSH_PARSER
  268. #define CFG_PROMPT_HUSH_PS2 "> "
  269. #endif
  270. /* pass open firmware flat tree */
  271. #define CONFIG_OF_FLAT_TREE 1
  272. #define CONFIG_OF_BOARD_SETUP 1
  273. /* maximum size of the flat tree (8K) */
  274. #define OF_FLAT_TREE_MAX_SIZE 8192
  275. #define OF_CPU "PowerPC,8360@0"
  276. #define OF_SOC "soc8360@e0000000"
  277. #define OF_TBCLK (bd->bi_busfreq / 4)
  278. #define OF_STDOUT_PATH "/soc8360@e0000000/serial@4500"
  279. /* I2C */
  280. #define CONFIG_HARD_I2C /* I2C with hardware support */
  281. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  282. #define CFG_I2C_SPEED 0x3F /* I2C speed and slave address */
  283. #define CFG_I2C_SLAVE 0x7F
  284. #define CFG_I2C_NOPROBES {0x52} /* Don't probe these addrs */
  285. #define CFG_I2C_OFFSET 0x3000
  286. #define CFG_I2C2_OFFSET 0x3100
  287. /*
  288. * Config on-board RTC
  289. */
  290. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  291. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  292. /*
  293. * General PCI
  294. * Addresses are mapped 1-1.
  295. */
  296. #define CFG_PCI_MEM_BASE 0x80000000
  297. #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BASE
  298. #define CFG_PCI_MEM_SIZE 0x10000000 /* 256M */
  299. #define CFG_PCI_MMIO_BASE 0x90000000
  300. #define CFG_PCI_MMIO_PHYS CFG_PCI_MMIO_BASE
  301. #define CFG_PCI_MMIO_SIZE 0x10000000 /* 256M */
  302. #define CFG_PCI_IO_BASE 0xE0300000
  303. #define CFG_PCI_IO_PHYS 0xE0300000
  304. #define CFG_PCI_IO_SIZE 0x100000 /* 1M */
  305. #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE
  306. #define CFG_PCI_SLV_MEM_BUS 0x00000000
  307. #define CFG_PCI_SLV_MEM_SIZE 0x80000000
  308. #ifdef CONFIG_PCI
  309. #define CONFIG_NET_MULTI
  310. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  311. #undef CONFIG_EEPRO100
  312. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  313. #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  314. #endif /* CONFIG_PCI */
  315. #ifndef CONFIG_NET_MULTI
  316. #define CONFIG_NET_MULTI 1
  317. #endif
  318. /*
  319. * QE UEC ethernet configuration
  320. */
  321. #define CONFIG_UEC_ETH
  322. #define CONFIG_ETHPRIME "Freescale GETH"
  323. #define CONFIG_PHY_MODE_NEED_CHANGE
  324. #define CONFIG_UEC_ETH1 /* GETH1 */
  325. #ifdef CONFIG_UEC_ETH1
  326. #define CFG_UEC1_UCC_NUM 0 /* UCC1 */
  327. #define CFG_UEC1_RX_CLK QE_CLK_NONE
  328. #define CFG_UEC1_TX_CLK QE_CLK9
  329. #define CFG_UEC1_ETH_TYPE GIGA_ETH
  330. #define CFG_UEC1_PHY_ADDR 0
  331. #define CFG_UEC1_INTERFACE_MODE ENET_1000_GMII
  332. #endif
  333. #define CONFIG_UEC_ETH2 /* GETH2 */
  334. #ifdef CONFIG_UEC_ETH2
  335. #define CFG_UEC2_UCC_NUM 1 /* UCC2 */
  336. #define CFG_UEC2_RX_CLK QE_CLK_NONE
  337. #define CFG_UEC2_TX_CLK QE_CLK4
  338. #define CFG_UEC2_ETH_TYPE GIGA_ETH
  339. #define CFG_UEC2_PHY_ADDR 1
  340. #define CFG_UEC2_INTERFACE_MODE ENET_1000_GMII
  341. #endif
  342. /*
  343. * Environment
  344. */
  345. #ifndef CFG_RAMBOOT
  346. #define CFG_ENV_IS_IN_FLASH 1
  347. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  348. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  349. #define CFG_ENV_SIZE 0x2000
  350. #else
  351. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  352. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  353. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  354. #define CFG_ENV_SIZE 0x2000
  355. #endif
  356. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  357. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  358. #if defined(CFG_RAMBOOT)
  359. #if defined(CONFIG_PCI)
  360. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  361. | CFG_CMD_PING \
  362. | CFG_CMD_ASKENV \
  363. | CFG_CMD_PCI \
  364. | CFG_CMD_I2C) \
  365. & \
  366. ~(CFG_CMD_ENV \
  367. | CFG_CMD_LOADS))
  368. #else
  369. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  370. | CFG_CMD_PING \
  371. | CFG_CMD_ASKENV \
  372. | CFG_CMD_I2C) \
  373. & \
  374. ~(CFG_CMD_ENV \
  375. | CFG_CMD_LOADS))
  376. #endif
  377. #else
  378. #if defined(CONFIG_PCI)
  379. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  380. | CFG_CMD_PCI \
  381. | CFG_CMD_PING \
  382. | CFG_CMD_ASKENV \
  383. | CFG_CMD_I2C)
  384. #else
  385. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  386. | CFG_CMD_PING \
  387. | CFG_CMD_ASKENV \
  388. | CFG_CMD_I2C )
  389. #endif
  390. #endif
  391. #include <cmd_confdefs.h>
  392. #undef CONFIG_WATCHDOG /* watchdog disabled */
  393. /*
  394. * Miscellaneous configurable options
  395. */
  396. #define CFG_LONGHELP /* undef to save memory */
  397. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  398. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  399. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  400. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  401. #else
  402. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  403. #endif
  404. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  405. #define CFG_MAXARGS 16 /* max number of command args */
  406. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  407. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  408. /*
  409. * For booting Linux, the board info and command line data
  410. * have to be in the first 8 MB of memory, since this is
  411. * the maximum mapped by the Linux kernel during initialization.
  412. */
  413. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  414. /*
  415. * Core HID Setup
  416. */
  417. #define CFG_HID0_INIT 0x000000000
  418. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  419. #define CFG_HID2 HID2_HBE
  420. /*
  421. * Cache Config
  422. */
  423. #define CFG_DCACHE_SIZE 32768
  424. #define CFG_CACHELINE_SIZE 32
  425. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  426. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value */
  427. #endif
  428. /*
  429. * MMU Setup
  430. */
  431. /* DDR: cache cacheable */
  432. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  433. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  434. #define CFG_DBAT0L CFG_IBAT0L
  435. #define CFG_DBAT0U CFG_IBAT0U
  436. /* IMMRBAR & PCI IO: cache-inhibit and guarded */
  437. #define CFG_IBAT1L (CFG_IMMR | BATL_PP_10 | \
  438. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  439. #define CFG_IBAT1U (CFG_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
  440. #define CFG_DBAT1L CFG_IBAT1L
  441. #define CFG_DBAT1U CFG_IBAT1U
  442. /* BCSR: cache-inhibit and guarded */
  443. #define CFG_IBAT2L (CFG_BCSR | BATL_PP_10 | \
  444. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  445. #define CFG_IBAT2U (CFG_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
  446. #define CFG_DBAT2L CFG_IBAT2L
  447. #define CFG_DBAT2U CFG_IBAT2U
  448. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  449. #define CFG_IBAT3L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  450. #define CFG_IBAT3U (CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
  451. #define CFG_DBAT3L (CFG_FLASH_BASE | BATL_PP_10 | \
  452. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  453. #define CFG_DBAT3U CFG_IBAT3U
  454. /* Local bus SDRAM: cacheable */
  455. #define CFG_IBAT4L (CFG_LBC_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  456. #define CFG_IBAT4U (CFG_LBC_SDRAM_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
  457. #define CFG_DBAT4L CFG_IBAT4L
  458. #define CFG_DBAT4U CFG_IBAT4U
  459. /* Stack in dcache: cacheable, no memory coherence */
  460. #define CFG_IBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_10)
  461. #define CFG_IBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  462. #define CFG_DBAT5L CFG_IBAT5L
  463. #define CFG_DBAT5U CFG_IBAT5U
  464. #ifdef CONFIG_PCI
  465. /* PCI MEM space: cacheable */
  466. #define CFG_IBAT6L (CFG_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  467. #define CFG_IBAT6U (CFG_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  468. #define CFG_DBAT6L CFG_IBAT6L
  469. #define CFG_DBAT6U CFG_IBAT6U
  470. /* PCI MMIO space: cache-inhibit and guarded */
  471. #define CFG_IBAT7L (CFG_PCI_MMIO_PHYS | BATL_PP_10 | \
  472. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  473. #define CFG_IBAT7U (CFG_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  474. #define CFG_DBAT7L CFG_IBAT7L
  475. #define CFG_DBAT7U CFG_IBAT7U
  476. #else
  477. #define CFG_IBAT6L (0)
  478. #define CFG_IBAT6U (0)
  479. #define CFG_IBAT7L (0)
  480. #define CFG_IBAT7U (0)
  481. #define CFG_DBAT6L CFG_IBAT6L
  482. #define CFG_DBAT6U CFG_IBAT6U
  483. #define CFG_DBAT7L CFG_IBAT7L
  484. #define CFG_DBAT7U CFG_IBAT7U
  485. #endif
  486. /*
  487. * Internal Definitions
  488. *
  489. * Boot Flags
  490. */
  491. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  492. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  493. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  494. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  495. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  496. #endif
  497. /*
  498. * Environment Configuration
  499. */
  500. #define CONFIG_ENV_OVERWRITE
  501. #if defined(CONFIG_UEC_ETH)
  502. #define CONFIG_ETHADDR 00:04:9f:ef:01:01
  503. #define CONFIG_HAS_ETH1
  504. #define CONFIG_ETH1ADDR 00:04:9f:ef:01:02
  505. #endif
  506. #define CONFIG_BAUDRATE 115200
  507. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  508. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  509. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  510. #define CONFIG_EXTRA_ENV_SETTINGS \
  511. "netdev=eth0\0" \
  512. "consoledev=ttyS0\0" \
  513. "ramdiskaddr=1000000\0" \
  514. "ramdiskfile=ramfs.83xx\0" \
  515. "fdtaddr=400000\0" \
  516. "fdtfile=mpc8349emds.dtb\0" \
  517. ""
  518. #define CONFIG_NFSBOOTCOMMAND \
  519. "setenv bootargs root=/dev/nfs rw " \
  520. "nfsroot=$serverip:$rootpath " \
  521. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  522. "console=$consoledev,$baudrate $othbootargs;" \
  523. "tftp $loadaddr $bootfile;" \
  524. "tftp $fdtaddr $fdtfile;" \
  525. "bootm $loadaddr - $fdtaddr"
  526. #define CONFIG_RAMBOOTCOMMAND \
  527. "setenv bootargs root=/dev/ram rw " \
  528. "console=$consoledev,$baudrate $othbootargs;" \
  529. "tftp $ramdiskaddr $ramdiskfile;" \
  530. "tftp $loadaddr $bootfile;" \
  531. "tftp $fdtaddr $fdtfile;" \
  532. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  533. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  534. #endif /* __CONFIG_H */