SL8245.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * (C) Copyright 2001 - 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * Configuration settings for the SL8245 board.
  26. */
  27. /* ------------------------------------------------------------------------- */
  28. /*
  29. * board/config.h - configuration options, board specific
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /*
  34. * High Level Configuration Options
  35. * (easy to change)
  36. */
  37. #define CONFIG_MPC824X 1
  38. #define CONFIG_MPC8245 1
  39. #define CONFIG_SL8245 1
  40. #define CONFIG_CONS_INDEX 1
  41. #define CONFIG_BAUDRATE 115200
  42. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  43. #define CONFIG_BOOTDELAY 5
  44. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL & ~CFG_CMD_NET )
  45. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  46. #include <cmd_confdefs.h>
  47. /*
  48. * Miscellaneous configurable options
  49. */
  50. #undef CFG_LONGHELP /* undef to save memory */
  51. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  52. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  53. /* Print Buffer Size
  54. */
  55. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  56. #define CFG_MAXARGS 8 /* Max number of command args */
  57. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  58. #define CFG_LOAD_ADDR 0x00400000 /* Default load address */
  59. /*-----------------------------------------------------------------------
  60. * Start addresses for the final memory configuration
  61. * (Set up by the startup code)
  62. * Please note that CFG_SDRAM_BASE _must_ start at 0
  63. */
  64. #define CFG_SDRAM_BASE 0x00000000
  65. #define CFG_FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank on RCS#0 */
  66. #define CFG_FLASH_BASE CFG_FLASH_BASE0_PRELIM
  67. #define CFG_FLASH_BANKS { CFG_FLASH_BASE0_PRELIM }
  68. #define CFG_RESET_ADDRESS 0xFFF00100
  69. #define CFG_EUMB_ADDR 0xFC000000
  70. #define CFG_MONITOR_BASE TEXT_BASE
  71. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  72. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  73. #define CFG_MEMTEST_START 0x00004000 /* memtest works on */
  74. #define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
  75. /* Maximum amount of RAM.
  76. */
  77. #define CFG_MAX_RAM_SIZE 0x10000000 /* 0 .. 256 MB of (S)DRAM */
  78. #if CFG_MONITOR_BASE >= CFG_FLASH_BASE
  79. #undef CFG_RAMBOOT
  80. #else
  81. #define CFG_RAMBOOT
  82. #endif
  83. /*
  84. * NS16550 Configuration
  85. */
  86. #define CFG_NS16550
  87. #define CFG_NS16550_SERIAL
  88. #define CFG_NS16550_REG_SIZE 1
  89. #define CFG_NS16550_CLK get_bus_freq(0)
  90. #define CFG_NS16550_COM1 (CFG_EUMB_ADDR + 0x4500)
  91. /*-----------------------------------------------------------------------
  92. * Definitions for initial stack pointer and data area
  93. */
  94. #define CFG_GBL_DATA_SIZE 128
  95. #define CFG_INIT_RAM_ADDR 0x40000000
  96. #define CFG_INIT_RAM_END 0x1000
  97. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  98. /*
  99. * Low Level Configuration Settings
  100. * (address mappings, register initial values, etc.)
  101. * You should know what you are doing if you make changes here.
  102. * For the detail description refer to the MPC8240 user's manual.
  103. */
  104. #define CONFIG_SYS_CLK_FREQ 66666666 /* external frequency to pll */
  105. #define CFG_HZ 1000
  106. /* Bit-field values for MCCR1.
  107. */
  108. #define CFG_ROMNAL 0
  109. #define CFG_ROMFAL 7
  110. #define CFG_BANK0_ROW 2
  111. /* Bit-field values for MCCR2.
  112. */
  113. #define CFG_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
  114. /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
  115. */
  116. #define CFG_BSTOPRE 192
  117. /* Bit-field values for MCCR3.
  118. */
  119. #define CFG_REFREC 2 /* Refresh to activate interval */
  120. /* Bit-field values for MCCR4.
  121. */
  122. #define CFG_PRETOACT 2 /* Precharge to activate interval */
  123. #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
  124. #define CFG_ACTORW 3 /* FIXME was 2 */
  125. #define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
  126. #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
  127. #define CFG_REGISTERD_TYPE_BUFFER 1
  128. #define CFG_EXTROM 1
  129. #define CFG_REGDIMM 0
  130. #define CFG_ODCR 0xff /* configures line driver impedances, */
  131. /* see 8245 book for bit definitions */
  132. #define CFG_PGMAX 0x32 /* how long the 8245 retains the */
  133. /* currently accessed page in memory */
  134. /* see 8245 book for details */
  135. /* Memory bank settings.
  136. * Only bits 20-29 are actually used from these vales to set the
  137. * start/end addresses. The upper two bits will always be 0, and the lower
  138. * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
  139. * address. Refer to the MPC8240 book.
  140. */
  141. #define CFG_BANK0_START 0x00000000
  142. #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
  143. #define CFG_BANK0_ENABLE 1
  144. #define CFG_BANK1_START 0x3ff00000
  145. #define CFG_BANK1_END 0x3fffffff
  146. #define CFG_BANK1_ENABLE 0
  147. #define CFG_BANK2_START 0x3ff00000
  148. #define CFG_BANK2_END 0x3fffffff
  149. #define CFG_BANK2_ENABLE 0
  150. #define CFG_BANK3_START 0x3ff00000
  151. #define CFG_BANK3_END 0x3fffffff
  152. #define CFG_BANK3_ENABLE 0
  153. #define CFG_BANK4_START 0x3ff00000
  154. #define CFG_BANK4_END 0x3fffffff
  155. #define CFG_BANK4_ENABLE 0
  156. #define CFG_BANK5_START 0x3ff00000
  157. #define CFG_BANK5_END 0x3fffffff
  158. #define CFG_BANK5_ENABLE 0
  159. #define CFG_BANK6_START 0x3ff00000
  160. #define CFG_BANK6_END 0x3fffffff
  161. #define CFG_BANK6_ENABLE 0
  162. #define CFG_BANK7_START 0x3ff00000
  163. #define CFG_BANK7_END 0x3fffffff
  164. #define CFG_BANK7_ENABLE 0
  165. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  166. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  167. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  168. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  169. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  170. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  171. #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  172. #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  173. #define CFG_DBAT0L CFG_IBAT0L
  174. #define CFG_DBAT0U CFG_IBAT0U
  175. #define CFG_DBAT1L CFG_IBAT1L
  176. #define CFG_DBAT1U CFG_IBAT1U
  177. #define CFG_DBAT2L CFG_IBAT2L
  178. #define CFG_DBAT2U CFG_IBAT2U
  179. #define CFG_DBAT3L CFG_IBAT3L
  180. #define CFG_DBAT3U CFG_IBAT3U
  181. /*
  182. * For booting Linux, the board info and command line data
  183. * have to be in the first 8 MB of memory, since this is
  184. * the maximum mapped by the Linux kernel during initialization.
  185. */
  186. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  187. /*-----------------------------------------------------------------------
  188. * FLASH organization
  189. */
  190. #define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
  191. #define CFG_MAX_FLASH_SECT 35 /* Max number of sectors per flash */
  192. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  193. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  194. /* Warining: environment is not EMBEDDED in the U-Boot code.
  195. * It's stored in flash separately.
  196. */
  197. #define CFG_ENV_IS_IN_FLASH 1
  198. #define CFG_ENV_ADDR 0xFFFF0000
  199. #define CFG_ENV_SIZE 0x00010000 /* Size of the Environment */
  200. #define CFG_ENV_SECT_SIZE 0x00010000 /* Size of the Environment Sector */
  201. /*-----------------------------------------------------------------------
  202. * Cache Configuration
  203. */
  204. #define CFG_CACHELINE_SIZE 32
  205. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  206. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  207. #endif
  208. /*
  209. * Internal Definitions
  210. *
  211. * Boot Flags
  212. */
  213. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  214. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  215. #endif /* __CONFIG_H */