fsl_i2c.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * Copyright 2006,2009 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  16. * MA 02111-1307 USA
  17. */
  18. #include <common.h>
  19. #ifdef CONFIG_HARD_I2C
  20. #include <command.h>
  21. #include <i2c.h> /* Functional interface */
  22. #include <asm/io.h>
  23. #include <asm/fsl_i2c.h> /* HW definitions */
  24. /* The maximum number of microseconds we will wait until another master has
  25. * released the bus. If not defined in the board header file, then use a
  26. * generic value.
  27. */
  28. #ifndef CONFIG_I2C_MBB_TIMEOUT
  29. #define CONFIG_I2C_MBB_TIMEOUT 100000
  30. #endif
  31. /* The maximum number of microseconds we will wait for a read or write
  32. * operation to complete. If not defined in the board header file, then use a
  33. * generic value.
  34. */
  35. #ifndef CONFIG_I2C_TIMEOUT
  36. #define CONFIG_I2C_TIMEOUT 10000
  37. #endif
  38. #define I2C_READ_BIT 1
  39. #define I2C_WRITE_BIT 0
  40. DECLARE_GLOBAL_DATA_PTR;
  41. /* Initialize the bus pointer to whatever one the SPD EEPROM is on.
  42. * Default is bus 0. This is necessary because the DDR initialization
  43. * runs from ROM, and we can't switch buses because we can't modify
  44. * the global variables.
  45. */
  46. #ifndef CONFIG_SYS_SPD_BUS_NUM
  47. #define CONFIG_SYS_SPD_BUS_NUM 0
  48. #endif
  49. static unsigned int i2c_bus_num __attribute__ ((section (".data"))) = CONFIG_SYS_SPD_BUS_NUM;
  50. #if defined(CONFIG_I2C_MUX)
  51. static unsigned int i2c_bus_num_mux __attribute__ ((section ("data"))) = 0;
  52. #endif
  53. static unsigned int i2c_bus_speed[2] = {CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SPEED};
  54. static const struct fsl_i2c *i2c_dev[2] = {
  55. (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C_OFFSET),
  56. #ifdef CONFIG_SYS_I2C2_OFFSET
  57. (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C2_OFFSET)
  58. #endif
  59. };
  60. /* I2C speed map for a DFSR value of 1 */
  61. /*
  62. * Map I2C frequency dividers to FDR and DFSR values
  63. *
  64. * This structure is used to define the elements of a table that maps I2C
  65. * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
  66. * programmed into the Frequency Divider Ratio (FDR) and Digital Filter
  67. * Sampling Rate (DFSR) registers.
  68. *
  69. * The actual table should be defined in the board file, and it must be called
  70. * fsl_i2c_speed_map[].
  71. *
  72. * The last entry of the table must have a value of {-1, X}, where X is same
  73. * FDR/DFSR values as the second-to-last entry. This guarantees that any
  74. * search through the array will always find a match.
  75. *
  76. * The values of the divider must be in increasing numerical order, i.e.
  77. * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
  78. *
  79. * For this table, the values are based on a value of 1 for the DFSR
  80. * register. See the application note AN2919 "Determining the I2C Frequency
  81. * Divider Ratio for SCL"
  82. *
  83. * ColdFire I2C frequency dividers for FDR values are different from
  84. * PowerPC. The protocol to use the I2C module is still the same.
  85. * A different table is defined and are based on MCF5xxx user manual.
  86. *
  87. */
  88. static const struct {
  89. unsigned short divider;
  90. u8 fdr;
  91. } fsl_i2c_speed_map[] = {
  92. #ifdef __M68K__
  93. {20, 32}, {22, 33}, {24, 34}, {26, 35},
  94. {28, 0}, {28, 36}, {30, 1}, {32, 37},
  95. {34, 2}, {36, 38}, {40, 3}, {40, 39},
  96. {44, 4}, {48, 5}, {48, 40}, {56, 6},
  97. {56, 41}, {64, 42}, {68, 7}, {72, 43},
  98. {80, 8}, {80, 44}, {88, 9}, {96, 41},
  99. {104, 10}, {112, 42}, {128, 11}, {128, 43},
  100. {144, 12}, {160, 13}, {160, 48}, {192, 14},
  101. {192, 49}, {224, 50}, {240, 15}, {256, 51},
  102. {288, 16}, {320, 17}, {320, 52}, {384, 18},
  103. {384, 53}, {448, 54}, {480, 19}, {512, 55},
  104. {576, 20}, {640, 21}, {640, 56}, {768, 22},
  105. {768, 57}, {960, 23}, {896, 58}, {1024, 59},
  106. {1152, 24}, {1280, 25}, {1280, 60}, {1536, 26},
  107. {1536, 61}, {1792, 62}, {1920, 27}, {2048, 63},
  108. {2304, 28}, {2560, 29}, {3072, 30}, {3840, 31},
  109. {-1, 31}
  110. #endif
  111. };
  112. /**
  113. * Set the I2C bus speed for a given I2C device
  114. *
  115. * @param dev: the I2C device
  116. * @i2c_clk: I2C bus clock frequency
  117. * @speed: the desired speed of the bus
  118. *
  119. * The I2C device must be stopped before calling this function.
  120. *
  121. * The return value is the actual bus speed that is set.
  122. */
  123. static unsigned int set_i2c_bus_speed(const struct fsl_i2c *dev,
  124. unsigned int i2c_clk, unsigned int speed)
  125. {
  126. unsigned short divider = min(i2c_clk / speed, (unsigned short) -1);
  127. /*
  128. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  129. * is equal to or lower than the requested speed. That means that we
  130. * want the first divider that is equal to or greater than the
  131. * calculated divider.
  132. */
  133. #ifdef __PPC__
  134. u8 dfsr, fdr = 0x31; /* Default if no FDR found */
  135. /* a, b and dfsr matches identifiers A,B and C respectively in AN2919 */
  136. unsigned short a, b, ga, gb;
  137. unsigned long c_div, est_div;
  138. #ifdef CONFIG_FSL_I2C_CUSTOM_DFSR
  139. dfsr = CONFIG_FSL_I2C_CUSTOM_DFSR;
  140. #else
  141. /* Condition 1: dfsr <= 50/T */
  142. dfsr = (5 * (i2c_clk / 1000)) / 100000;
  143. #endif
  144. #ifdef CONFIG_FSL_I2C_CUSTOM_FDR
  145. fdr = CONFIG_FSL_I2C_CUSTOM_FDR;
  146. speed = i2c_clk / divider; /* Fake something */
  147. #else
  148. debug("Requested speed:%d, i2c_clk:%d\n", speed, i2c_clk);
  149. if (!dfsr)
  150. dfsr = 1;
  151. est_div = ~0;
  152. for (ga = 0x4, a = 10; a <= 30; ga++, a += 2) {
  153. for (gb = 0; gb < 8; gb++) {
  154. b = 16 << gb;
  155. c_div = b * (a + ((3*dfsr)/b)*2);
  156. if ((c_div > divider) && (c_div < est_div)) {
  157. unsigned short bin_gb, bin_ga;
  158. est_div = c_div;
  159. bin_gb = gb << 2;
  160. bin_ga = (ga & 0x3) | ((ga & 0x4) << 3);
  161. fdr = bin_gb | bin_ga;
  162. speed = i2c_clk / est_div;
  163. debug("FDR:0x%.2x, div:%ld, ga:0x%x, gb:0x%x, "
  164. "a:%d, b:%d, speed:%d\n",
  165. fdr, est_div, ga, gb, a, b, speed);
  166. /* Condition 2 not accounted for */
  167. debug("Tr <= %d ns\n",
  168. (b - 3 * dfsr) * 1000000 /
  169. (i2c_clk / 1000));
  170. }
  171. }
  172. if (a == 20)
  173. a += 2;
  174. if (a == 24)
  175. a += 4;
  176. }
  177. debug("divider:%d, est_div:%ld, DFSR:%d\n", divider, est_div, dfsr);
  178. debug("FDR:0x%.2x, speed:%d\n", fdr, speed);
  179. #endif
  180. writeb(dfsr, &dev->dfsrr); /* set default filter */
  181. writeb(fdr, &dev->fdr); /* set bus speed */
  182. #else
  183. unsigned int i;
  184. for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
  185. if (fsl_i2c_speed_map[i].divider >= divider) {
  186. u8 fdr;
  187. fdr = fsl_i2c_speed_map[i].fdr;
  188. speed = i2c_clk / fsl_i2c_speed_map[i].divider;
  189. writeb(fdr, &dev->fdr); /* set bus speed */
  190. break;
  191. }
  192. #endif
  193. return speed;
  194. }
  195. void
  196. i2c_init(int speed, int slaveadd)
  197. {
  198. struct fsl_i2c *dev;
  199. unsigned int temp;
  200. #ifdef CONFIG_SYS_I2C_INIT_BOARD
  201. /* call board specific i2c bus reset routine before accessing the */
  202. /* environment, which might be in a chip on that bus. For details */
  203. /* about this problem see doc/I2C_Edge_Conditions. */
  204. i2c_init_board();
  205. #endif
  206. dev = (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C_OFFSET);
  207. writeb(0, &dev->cr); /* stop I2C controller */
  208. udelay(5); /* let it shutdown in peace */
  209. temp = set_i2c_bus_speed(dev, gd->i2c1_clk, speed);
  210. if (gd->flags & GD_FLG_RELOC)
  211. i2c_bus_speed[0] = temp;
  212. writeb(slaveadd << 1, &dev->adr); /* write slave address */
  213. writeb(0x0, &dev->sr); /* clear status register */
  214. writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
  215. #ifdef CONFIG_SYS_I2C2_OFFSET
  216. dev = (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C2_OFFSET);
  217. writeb(0, &dev->cr); /* stop I2C controller */
  218. udelay(5); /* let it shutdown in peace */
  219. temp = set_i2c_bus_speed(dev, gd->i2c2_clk, speed);
  220. if (gd->flags & GD_FLG_RELOC)
  221. i2c_bus_speed[1] = temp;
  222. writeb(slaveadd << 1, &dev->adr); /* write slave address */
  223. writeb(0x0, &dev->sr); /* clear status register */
  224. writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
  225. #endif
  226. }
  227. static int
  228. i2c_wait4bus(void)
  229. {
  230. unsigned long long timeval = get_ticks();
  231. const unsigned long long timeout = usec2ticks(CONFIG_I2C_MBB_TIMEOUT);
  232. while (readb(&i2c_dev[i2c_bus_num]->sr) & I2C_SR_MBB) {
  233. if ((get_ticks() - timeval) > timeout)
  234. return -1;
  235. }
  236. return 0;
  237. }
  238. static __inline__ int
  239. i2c_wait(int write)
  240. {
  241. u32 csr;
  242. unsigned long long timeval = get_ticks();
  243. const unsigned long long timeout = usec2ticks(CONFIG_I2C_TIMEOUT);
  244. do {
  245. csr = readb(&i2c_dev[i2c_bus_num]->sr);
  246. if (!(csr & I2C_SR_MIF))
  247. continue;
  248. /* Read again to allow register to stabilise */
  249. csr = readb(&i2c_dev[i2c_bus_num]->sr);
  250. writeb(0x0, &i2c_dev[i2c_bus_num]->sr);
  251. if (csr & I2C_SR_MAL) {
  252. debug("i2c_wait: MAL\n");
  253. return -1;
  254. }
  255. if (!(csr & I2C_SR_MCF)) {
  256. debug("i2c_wait: unfinished\n");
  257. return -1;
  258. }
  259. if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
  260. debug("i2c_wait: No RXACK\n");
  261. return -1;
  262. }
  263. return 0;
  264. } while ((get_ticks() - timeval) < timeout);
  265. debug("i2c_wait: timed out\n");
  266. return -1;
  267. }
  268. static __inline__ int
  269. i2c_write_addr (u8 dev, u8 dir, int rsta)
  270. {
  271. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
  272. | (rsta ? I2C_CR_RSTA : 0),
  273. &i2c_dev[i2c_bus_num]->cr);
  274. writeb((dev << 1) | dir, &i2c_dev[i2c_bus_num]->dr);
  275. if (i2c_wait(I2C_WRITE_BIT) < 0)
  276. return 0;
  277. return 1;
  278. }
  279. static __inline__ int
  280. __i2c_write(u8 *data, int length)
  281. {
  282. int i;
  283. for (i = 0; i < length; i++) {
  284. writeb(data[i], &i2c_dev[i2c_bus_num]->dr);
  285. if (i2c_wait(I2C_WRITE_BIT) < 0)
  286. break;
  287. }
  288. return i;
  289. }
  290. static __inline__ int
  291. __i2c_read(u8 *data, int length)
  292. {
  293. int i;
  294. writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
  295. &i2c_dev[i2c_bus_num]->cr);
  296. /* dummy read */
  297. readb(&i2c_dev[i2c_bus_num]->dr);
  298. for (i = 0; i < length; i++) {
  299. if (i2c_wait(I2C_READ_BIT) < 0)
  300. break;
  301. /* Generate ack on last next to last byte */
  302. if (i == length - 2)
  303. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
  304. &i2c_dev[i2c_bus_num]->cr);
  305. /* Do not generate stop on last byte */
  306. if (i == length - 1)
  307. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
  308. &i2c_dev[i2c_bus_num]->cr);
  309. data[i] = readb(&i2c_dev[i2c_bus_num]->dr);
  310. }
  311. return i;
  312. }
  313. int
  314. i2c_read(u8 dev, uint addr, int alen, u8 *data, int length)
  315. {
  316. int i = -1; /* signal error */
  317. u8 *a = (u8*)&addr;
  318. if (i2c_wait4bus() >= 0
  319. && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
  320. && __i2c_write(&a[4 - alen], alen) == alen)
  321. i = 0; /* No error so far */
  322. if (length
  323. && i2c_write_addr(dev, I2C_READ_BIT, 1) != 0)
  324. i = __i2c_read(data, length);
  325. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
  326. if (i2c_wait4bus()) /* Wait until STOP */
  327. debug("i2c_read: wait4bus timed out\n");
  328. if (i == length)
  329. return 0;
  330. return -1;
  331. }
  332. int
  333. i2c_write(u8 dev, uint addr, int alen, u8 *data, int length)
  334. {
  335. int i = -1; /* signal error */
  336. u8 *a = (u8*)&addr;
  337. if (i2c_wait4bus() >= 0
  338. && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
  339. && __i2c_write(&a[4 - alen], alen) == alen) {
  340. i = __i2c_write(data, length);
  341. }
  342. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
  343. if (i2c_wait4bus()) /* Wait until STOP */
  344. debug("i2c_write: wait4bus timed out\n");
  345. if (i == length)
  346. return 0;
  347. return -1;
  348. }
  349. int
  350. i2c_probe(uchar chip)
  351. {
  352. /* For unknow reason the controller will ACK when
  353. * probing for a slave with the same address, so skip
  354. * it.
  355. */
  356. if (chip == (readb(&i2c_dev[i2c_bus_num]->adr) >> 1))
  357. return -1;
  358. return i2c_read(chip, 0, 0, NULL, 0);
  359. }
  360. int i2c_set_bus_num(unsigned int bus)
  361. {
  362. #if defined(CONFIG_I2C_MUX)
  363. if (bus < CONFIG_SYS_MAX_I2C_BUS) {
  364. i2c_bus_num = bus;
  365. } else {
  366. int ret;
  367. ret = i2x_mux_select_mux(bus);
  368. if (ret)
  369. return ret;
  370. i2c_bus_num = 0;
  371. }
  372. i2c_bus_num_mux = bus;
  373. #else
  374. #ifdef CONFIG_SYS_I2C2_OFFSET
  375. if (bus > 1) {
  376. #else
  377. if (bus > 0) {
  378. #endif
  379. return -1;
  380. }
  381. i2c_bus_num = bus;
  382. #endif
  383. return 0;
  384. }
  385. int i2c_set_bus_speed(unsigned int speed)
  386. {
  387. unsigned int i2c_clk = (i2c_bus_num == 1) ? gd->i2c2_clk : gd->i2c1_clk;
  388. writeb(0, &i2c_dev[i2c_bus_num]->cr); /* stop controller */
  389. i2c_bus_speed[i2c_bus_num] =
  390. set_i2c_bus_speed(i2c_dev[i2c_bus_num], i2c_clk, speed);
  391. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); /* start controller */
  392. return 0;
  393. }
  394. unsigned int i2c_get_bus_num(void)
  395. {
  396. #if defined(CONFIG_I2C_MUX)
  397. return i2c_bus_num_mux;
  398. #else
  399. return i2c_bus_num;
  400. #endif
  401. }
  402. unsigned int i2c_get_bus_speed(void)
  403. {
  404. return i2c_bus_speed[i2c_bus_num];
  405. }
  406. #endif /* CONFIG_HARD_I2C */