imx31_phycore.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * (C) Copyright 2004
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Kshitij Gupta <kshitij@ti.com>
  6. *
  7. * Configuration settings for the phyCORE-i.MX31 board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #include <asm/arch/imx-regs.h>
  30. /* High Level Configuration Options */
  31. #define CONFIG_ARM1136 /* This is an arm1136 CPU core */
  32. #define CONFIG_MX31 /* in a mx31 */
  33. #define CONFIG_MX31_CLK32 32000
  34. #define CONFIG_DISPLAY_CPUINFO
  35. #define CONFIG_DISPLAY_BOARDINFO
  36. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  37. #define CONFIG_SETUP_MEMORY_TAGS
  38. #define CONFIG_INITRD_TAG
  39. /*
  40. * Size of malloc() pool
  41. */
  42. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 512 * 1024)
  43. /*
  44. * Hardware drivers
  45. */
  46. #define CONFIG_HARD_I2C
  47. #define CONFIG_I2C_MXC
  48. #define CONFIG_SYS_I2C_BASE I2C2_BASE_ADDR
  49. #define CONFIG_SYS_I2C_CLK_OFFSET I2C2_CLK_OFFSET
  50. #define CONFIG_SYS_I2C_SPEED 100000
  51. #define CONFIG_MXC_UART
  52. #define CONFIG_MXC_UART_BASE UART1_BASE
  53. /* allow to overwrite serial and ethaddr */
  54. #define CONFIG_ENV_OVERWRITE
  55. #define CONFIG_CONS_INDEX 1
  56. #define CONFIG_BAUDRATE 115200
  57. /***********************************************************
  58. * Command definition
  59. ***********************************************************/
  60. #include <config_cmd_default.h>
  61. #define CONFIG_CMD_PING
  62. #define CONFIG_CMD_EEPROM
  63. #define CONFIG_CMD_I2C
  64. #define CONFIG_BOOTDELAY 3
  65. #define MTDPARTS_DEFAULT "mtdparts=physmap-flash.0:128k(uboot)ro," \
  66. "1536k(kernel),-(root)"
  67. #define CONFIG_NETMASK 255.255.255.0
  68. #define CONFIG_IPADDR 192.168.23.168
  69. #define CONFIG_SERVERIP 192.168.23.2
  70. #define CONFIG_EXTRA_ENV_SETTINGS \
  71. "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \
  72. "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
  73. "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
  74. "bootargs_flash=setenv bootargs $(bootargs) " \
  75. "root=/dev/mtdblock2 rootfstype=jffs2\0" \
  76. "bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)\0" \
  77. "bootcmd=run bootcmd_net\0" \
  78. "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs;" \
  79. "tftpboot 0x80000000 $(uimage);bootm\0" \
  80. "bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash;" \
  81. "bootm 0x80000000\0" \
  82. "unlock=yes\0" \
  83. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  84. "prg_uboot=tftpboot 0x80000000 $(uboot);" \
  85. "protect off 0xa0000000 +0x20000;" \
  86. "erase 0xa0000000 +0x20000;" \
  87. "cp.b 0x80000000 0xa0000000 $(filesize)\0" \
  88. "prg_kernel=tftpboot 0x80000000 $(uimage);" \
  89. "erase 0xa0040000 +0x180000;" \
  90. "cp.b 0x80000000 0xa0040000 $(filesize)\0" \
  91. "prg_jffs2=tftpboot 0x80000000 $(jffs2);" \
  92. "erase 0xa01c0000 0xa1ffffff;" \
  93. "cp.b 0x80000000 0xa01c0000 $(filesize)\0" \
  94. "videomode=video=ctfb:x:240,y:320,depth:16,mode:0," \
  95. "pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1," \
  96. "sync:1241513985,vmode:0\0"
  97. #define CONFIG_SMC911X
  98. #define CONFIG_SMC911X_BASE 0xa8000000
  99. #define CONFIG_SMC911X_32_BIT
  100. /*
  101. * Miscellaneous configurable options
  102. */
  103. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  104. #define CONFIG_SYS_PROMPT "uboot> "
  105. /* Console I/O Buffer Size */
  106. #define CONFIG_SYS_CBSIZE 256
  107. /* Print Buffer Size */
  108. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  109. sizeof(CONFIG_SYS_PROMPT) + 16)
  110. /* max number of command args */
  111. #define CONFIG_SYS_MAXARGS 16
  112. /* Boot Argument Buffer Size */
  113. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  114. #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
  115. #define CONFIG_SYS_MEMTEST_END 0x10000
  116. #define CONFIG_SYS_LOAD_ADDR 0 /* default load address */
  117. #define CONFIG_SYS_HZ 1000
  118. #define CONFIG_CMDLINE_EDITING
  119. /*
  120. * Physical Memory Map
  121. */
  122. #define CONFIG_NR_DRAM_BANKS 1
  123. #define PHYS_SDRAM_1 0x80000000
  124. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  125. #define CONFIG_BOARD_EARLY_INIT_F
  126. #define CONFIG_SYS_TEXT_BASE 0xA0000000
  127. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  128. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  129. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  130. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  131. GENERATED_GBL_DATA_SIZE)
  132. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  133. CONFIG_SYS_GBL_DATA_OFFSET)
  134. /*
  135. * FLASH and environment organization
  136. */
  137. #define CONFIG_SYS_FLASH_BASE 0xa0000000
  138. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
  139. #define CONFIG_SYS_MAX_FLASH_SECT 259 /* max # of sectors/chip */
  140. /* Monitor at beginning of flash */
  141. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  142. #define CONFIG_ENV_IS_IN_EEPROM
  143. #define CONFIG_ENV_OFFSET 0x00 /* env. starts here */
  144. #define CONFIG_ENV_SIZE 4096
  145. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  146. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 5 bits = 32 octets */
  147. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10 ms delay */
  148. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* byte addr. lenght */
  149. /*
  150. * CFI FLASH driver setup
  151. */
  152. #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
  153. #define CONFIG_FLASH_CFI_DRIVER /* Use drivers/mtd/cfi_flash.c */
  154. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffered writes (~10x faster) */
  155. #define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
  156. /*
  157. * Timeout for Flash Erase and Flash Write
  158. * timeout values are in ticks
  159. */
  160. #define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ)
  161. #define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ)
  162. /*
  163. * JFFS2 partitions
  164. */
  165. #undef CONFIG_CMD_MTDPARTS
  166. #define CONFIG_JFFS2_DEV "nor0"
  167. /* EET platform additions */
  168. #ifdef CONFIG_IMX31_PHYCORE_EET
  169. #define CONFIG_BOARD_LATE_INIT
  170. #define CONFIG_MXC_GPIO
  171. #define CONFIG_HARD_SPI
  172. #define CONFIG_MXC_SPI
  173. #define CONFIG_CMD_SPI
  174. #define CONFIG_S6E63D6
  175. #define CONFIG_VIDEO
  176. #define CONFIG_CFB_CONSOLE
  177. #define CONFIG_VIDEO_MX3
  178. #define CONFIG_VIDEO_LOGO
  179. #define CONFIG_VIDEO_SW_CURSOR
  180. #define CONFIG_VGA_AS_SINGLE_DEVICE
  181. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  182. #define CONFIG_SPLASH_SCREEN
  183. #define CONFIG_CMD_BMP
  184. #define CONFIG_BMP_16BPP
  185. #endif
  186. #endif /* __CONFIG_H */