pci.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/fsl_pci.h>
  26. #include <libfdt.h>
  27. #include <fdt_support.h>
  28. #include <asm/fsl_serdes.h>
  29. #ifdef CONFIG_PCIE1
  30. static struct pci_controller pcie1_hose;
  31. #endif
  32. #ifdef CONFIG_PCIE2
  33. static struct pci_controller pcie2_hose;
  34. #endif
  35. #ifdef CONFIG_PCIE3
  36. static struct pci_controller pcie3_hose;
  37. #endif
  38. void pci_init_board(void)
  39. {
  40. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  41. struct fsl_pci_info pci_info[3];
  42. u32 devdisr;
  43. int first_free_busno = 0;
  44. int num = 0;
  45. int pcie_ep, pcie_configured;
  46. devdisr = in_be32(&gur->devdisr);
  47. debug (" pci_init_board: devdisr=%x\n", devdisr);
  48. #ifdef CONFIG_PCIE1
  49. pcie_configured = is_serdes_configured(PCIE1);
  50. if (pcie_configured && !(devdisr & FSL_CORENET_DEVDISR_PCIE1)) {
  51. set_next_law(CONFIG_SYS_PCIE1_MEM_PHYS, LAW_SIZE_512M,
  52. LAW_TRGT_IF_PCIE_1);
  53. set_next_law(CONFIG_SYS_PCIE1_IO_PHYS, LAW_SIZE_64K,
  54. LAW_TRGT_IF_PCIE_1);
  55. SET_STD_PCIE_INFO(pci_info[num], 1);
  56. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  57. printf(" PCIE1 connected to Slot 1 as %s (base addr %lx)\n",
  58. pcie_ep ? "End Point" : "Root Complex",
  59. pci_info[num].regs);
  60. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  61. &pcie1_hose, first_free_busno);
  62. } else {
  63. printf (" PCIE1: disabled\n");
  64. }
  65. #else
  66. setbits_be32(&gur->devdisr, FSL_CORENET_DEVDISR_PCIE1); /* disable */
  67. #endif
  68. #ifdef CONFIG_PCIE2
  69. pcie_configured = is_serdes_configured(PCIE2);
  70. if (pcie_configured && !(devdisr & FSL_CORENET_DEVDISR_PCIE2)) {
  71. set_next_law(CONFIG_SYS_PCIE2_MEM_PHYS, LAW_SIZE_512M,
  72. LAW_TRGT_IF_PCIE_2);
  73. set_next_law(CONFIG_SYS_PCIE2_IO_PHYS, LAW_SIZE_64K,
  74. LAW_TRGT_IF_PCIE_2);
  75. SET_STD_PCIE_INFO(pci_info[num], 2);
  76. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  77. printf(" PCIE2 connected to Slot 3 as %s (base addr %lx)\n",
  78. pcie_ep ? "End Point" : "Root Complex",
  79. pci_info[num].regs);
  80. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  81. &pcie2_hose, first_free_busno);
  82. } else {
  83. printf (" PCIE2: disabled\n");
  84. }
  85. #else
  86. setbits_be32(&gur->devdisr, FSL_CORENET_DEVDISR_PCIE2); /* disable */
  87. #endif
  88. #ifdef CONFIG_PCIE3
  89. pcie_configured = is_serdes_configured(PCIE3);
  90. if (pcie_configured && !(devdisr & FSL_CORENET_DEVDISR_PCIE3)) {
  91. set_next_law(CONFIG_SYS_PCIE3_MEM_PHYS, LAW_SIZE_512M,
  92. LAW_TRGT_IF_PCIE_3);
  93. set_next_law(CONFIG_SYS_PCIE3_IO_PHYS, LAW_SIZE_64K,
  94. LAW_TRGT_IF_PCIE_3);
  95. SET_STD_PCIE_INFO(pci_info[num], 3);
  96. pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
  97. printf(" PCIE3 connected to Slot 2 as %s (base addr %lx)\n",
  98. pcie_ep ? "End Point" : "Root Complex",
  99. pci_info[num].regs);
  100. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  101. &pcie3_hose, first_free_busno);
  102. } else {
  103. printf (" PCIE3: disabled\n");
  104. }
  105. #else
  106. setbits_be32(&gur->devdisr, FSL_CORENET_DEVDISR_PCIE3); /* disable */
  107. #endif
  108. }
  109. void pci_of_setup(void *blob, bd_t *bd)
  110. {
  111. FT_FSL_PCI_SETUP;
  112. }