ddr.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * Copyright 2009-2010 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #include <asm/fsl_ddr_dimm_params.h>
  12. static void get_spd(ddr3_spd_eeprom_t *spd, unsigned char i2c_address)
  13. {
  14. int ret;
  15. ret = i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr3_spd_eeprom_t));
  16. if (ret) {
  17. debug("DDR: failed to read SPD from address %u\n", i2c_address);
  18. memset(spd, 0, sizeof(ddr3_spd_eeprom_t));
  19. }
  20. }
  21. unsigned int fsl_ddr_get_mem_data_rate(void)
  22. {
  23. return get_ddr_freq(0);
  24. }
  25. void fsl_ddr_get_spd(ddr3_spd_eeprom_t *ctrl_dimms_spd,
  26. unsigned int ctrl_num)
  27. {
  28. unsigned int i;
  29. unsigned int i2c_address = 0;
  30. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  31. if (ctrl_num == 0 && i == 0)
  32. i2c_address = SPD_EEPROM_ADDRESS1;
  33. else if (ctrl_num == 1 && i == 0)
  34. i2c_address = SPD_EEPROM_ADDRESS2;
  35. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  36. }
  37. }
  38. typedef struct {
  39. u32 datarate_mhz_low;
  40. u32 datarate_mhz_high;
  41. u32 n_ranks;
  42. u32 clk_adjust;
  43. u32 cpo;
  44. u32 write_data_delay;
  45. u32 force_2T;
  46. } board_specific_parameters_t;
  47. /* ranges for parameters:
  48. * wr_data_delay = 0-6
  49. * clk adjust = 0-8
  50. * cpo 2-0x1E (30)
  51. */
  52. /* XXX: these values need to be checked for all interleaving modes. */
  53. /* XXX: No reliable dual-rank 800 MHz setting has been found. It may
  54. * seem reliable, but errors will appear when memory intensive
  55. * program is run. */
  56. /* XXX: Single rank at 800 MHz is OK. */
  57. const board_specific_parameters_t board_specific_parameters[][20] = {
  58. {
  59. /* memory controller 0 */
  60. /* lo| hi| num| clk| cpo|wrdata|2T */
  61. /* mhz| mhz|ranks|adjst| | delay| */
  62. { 0, 333, 2, 6, 7, 3, 0},
  63. {334, 400, 2, 6, 9, 3, 0},
  64. {401, 549, 2, 6, 11, 3, 0},
  65. {550, 680, 2, 1, 10, 5, 0},
  66. {681, 850, 2, 1, 12, 5, 0},
  67. {851, 1050, 2, 1, 12, 5, 0},
  68. {1051, 1250, 2, 1, 15, 4, 0},
  69. {1251, 1350, 2, 1, 15, 4, 0},
  70. { 0, 333, 1, 6, 7, 3, 0},
  71. {334, 400, 1, 6, 9, 3, 0},
  72. {401, 549, 1, 6, 11, 3, 0},
  73. {550, 680, 1, 1, 10, 5, 0},
  74. {681, 850, 1, 1, 12, 5, 0}
  75. },
  76. {
  77. /* memory controller 1 */
  78. /* lo| hi| num| clk| cpo|wrdata|2T */
  79. /* mhz| mhz|ranks|adjst| | delay| */
  80. { 0, 333, 2, 6, 7, 3, 0},
  81. {334, 400, 2, 6, 9, 3, 0},
  82. {401, 549, 2, 6, 11, 3, 0},
  83. {550, 680, 2, 1, 11, 6, 0},
  84. {681, 850, 2, 1, 13, 6, 0},
  85. {851, 1050, 2, 1, 13, 6, 0},
  86. {1051, 1250, 2, 1, 15, 4, 0},
  87. {1251, 1350, 2, 1, 15, 4, 0},
  88. { 0, 333, 1, 6, 7, 3, 0},
  89. {334, 400, 1, 6, 9, 3, 0},
  90. {401, 549, 1, 6, 11, 3, 0},
  91. {550, 680, 1, 1, 11, 6, 0},
  92. {681, 850, 1, 1, 13, 6, 0}
  93. }
  94. };
  95. void fsl_ddr_board_options(memctl_options_t *popts,
  96. dimm_params_t *pdimm,
  97. unsigned int ctrl_num)
  98. {
  99. const board_specific_parameters_t *pbsp =
  100. &(board_specific_parameters[ctrl_num][0]);
  101. u32 num_params = sizeof(board_specific_parameters[ctrl_num]) /
  102. sizeof(board_specific_parameters[0][0]);
  103. u32 i;
  104. ulong ddr_freq;
  105. /* set odt_rd_cfg and odt_wr_cfg. If the there is only one dimm in
  106. * that controller, set odt_wr_cfg to 4 for CS0, and 0 to CS1. If
  107. * there are two dimms in the controller, set odt_rd_cfg to 3 and
  108. * odt_wr_cfg to 3 for the even CS, 0 for the odd CS.
  109. */
  110. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  111. if (i&1) { /* odd CS */
  112. popts->cs_local_opts[i].odt_rd_cfg = 0;
  113. popts->cs_local_opts[i].odt_wr_cfg = 1;
  114. } else { /* even CS */
  115. if (CONFIG_DIMM_SLOTS_PER_CTLR == 1) {
  116. popts->cs_local_opts[i].odt_rd_cfg = 0;
  117. popts->cs_local_opts[i].odt_wr_cfg = 1;
  118. } else if (CONFIG_DIMM_SLOTS_PER_CTLR == 2) {
  119. popts->cs_local_opts[i].odt_rd_cfg = 3;
  120. popts->cs_local_opts[i].odt_wr_cfg = 3;
  121. }
  122. }
  123. }
  124. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  125. * freqency and n_banks specified in board_specific_parameters table.
  126. */
  127. ddr_freq = get_ddr_freq(0) / 1000000;
  128. for (i = 0; i < num_params; i++) {
  129. if (ddr_freq >= pbsp->datarate_mhz_low &&
  130. ddr_freq <= pbsp->datarate_mhz_high &&
  131. pdimm->n_ranks == pbsp->n_ranks) {
  132. popts->cpo_override = 0xff; /* force auto CPO calibration */
  133. popts->write_data_delay = 2;
  134. popts->clk_adjust = 5; /* Force value to be 5/8 clock cycle */
  135. popts->twoT_en = pbsp->force_2T;
  136. }
  137. pbsp++;
  138. }
  139. /*
  140. * Factors to consider for half-strength driver enable:
  141. * - number of DIMMs installed
  142. */
  143. popts->half_strength_driver_enable = 0;
  144. /*
  145. * Write leveling override
  146. */
  147. popts->wrlvl_override = 1;
  148. popts->wrlvl_sample = 0xa;
  149. popts->wrlvl_start = 0x7;
  150. /*
  151. * Rtt and Rtt_WR override
  152. */
  153. popts->rtt_override = 1;
  154. popts->rtt_override_value = DDR3_RTT_120_OHM;
  155. popts->rtt_wr_override_value = 0; /* Rtt_WR= dynamic ODT off */
  156. /* Enable ZQ calibration */
  157. popts->zq_en = 1;
  158. }