ppc440.h 126 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428
  1. /*----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1999
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +----------------------------------------------------------------------------*/
  21. /*
  22. * (C) Copyright 2006
  23. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  24. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  25. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  26. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  27. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  28. *
  29. * This program is free software; you can redistribute it and/or
  30. * modify it under the terms of the GNU General Public License as
  31. * published by the Free Software Foundation; either version 2 of
  32. * the License, or (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  42. * MA 02111-1307 USA
  43. */
  44. #ifndef __PPC440_H__
  45. #define __PPC440_H__
  46. #define CFG_DCACHE_SIZE (32 << 10) /* For AMCC 440 CPUs */
  47. /*--------------------------------------------------------------------- */
  48. /* Special Purpose Registers */
  49. /*--------------------------------------------------------------------- */
  50. #define xer_reg 0x001
  51. #define lr_reg 0x008
  52. #define dec 0x016 /* decrementer */
  53. #define srr0 0x01a /* save/restore register 0 */
  54. #define srr1 0x01b /* save/restore register 1 */
  55. #define pid 0x030 /* process id */
  56. #define decar 0x036 /* decrementer auto-reload */
  57. #define csrr0 0x03a /* critical save/restore register 0 */
  58. #define csrr1 0x03b /* critical save/restore register 1 */
  59. #define dear 0x03d /* data exception address register */
  60. #define esr 0x03e /* exception syndrome register */
  61. #define ivpr 0x03f /* interrupt prefix register */
  62. #define usprg0 0x100 /* user special purpose register general 0 */
  63. #define usprg1 0x110 /* user special purpose register general 1 */
  64. #define tblr 0x10c /* time base lower, read only */
  65. #define tbur 0x10d /* time base upper, read only */
  66. #define sprg1 0x111 /* special purpose register general 1 */
  67. #define sprg2 0x112 /* special purpose register general 2 */
  68. #define sprg3 0x113 /* special purpose register general 3 */
  69. #define sprg4 0x114 /* special purpose register general 4 */
  70. #define sprg5 0x115 /* special purpose register general 5 */
  71. #define sprg6 0x116 /* special purpose register general 6 */
  72. #define sprg7 0x117 /* special purpose register general 7 */
  73. #define tbl 0x11c /* time base lower (supervisor)*/
  74. #define tbu 0x11d /* time base upper (supervisor)*/
  75. #define pir 0x11e /* processor id register */
  76. /*#define pvr 0x11f processor version register */
  77. #define dbsr 0x130 /* debug status register */
  78. #define dbcr0 0x134 /* debug control register 0 */
  79. #define dbcr1 0x135 /* debug control register 1 */
  80. #define dbcr2 0x136 /* debug control register 2 */
  81. #define iac1 0x138 /* instruction address compare 1 */
  82. #define iac2 0x139 /* instruction address compare 2 */
  83. #define iac3 0x13a /* instruction address compare 3 */
  84. #define iac4 0x13b /* instruction address compare 4 */
  85. #define dac1 0x13c /* data address compare 1 */
  86. #define dac2 0x13d /* data address compare 2 */
  87. #define dvc1 0x13e /* data value compare 1 */
  88. #define dvc2 0x13f /* data value compare 2 */
  89. #define tsr 0x150 /* timer status register */
  90. #define tcr 0x154 /* timer control register */
  91. #define ivor0 0x190 /* interrupt vector offset register 0 */
  92. #define ivor1 0x191 /* interrupt vector offset register 1 */
  93. #define ivor2 0x192 /* interrupt vector offset register 2 */
  94. #define ivor3 0x193 /* interrupt vector offset register 3 */
  95. #define ivor4 0x194 /* interrupt vector offset register 4 */
  96. #define ivor5 0x195 /* interrupt vector offset register 5 */
  97. #define ivor6 0x196 /* interrupt vector offset register 6 */
  98. #define ivor7 0x197 /* interrupt vector offset register 7 */
  99. #define ivor8 0x198 /* interrupt vector offset register 8 */
  100. #define ivor9 0x199 /* interrupt vector offset register 9 */
  101. #define ivor10 0x19a /* interrupt vector offset register 10 */
  102. #define ivor11 0x19b /* interrupt vector offset register 11 */
  103. #define ivor12 0x19c /* interrupt vector offset register 12 */
  104. #define ivor13 0x19d /* interrupt vector offset register 13 */
  105. #define ivor14 0x19e /* interrupt vector offset register 14 */
  106. #define ivor15 0x19f /* interrupt vector offset register 15 */
  107. #if defined(CONFIG_440)
  108. #define mcsrr0 0x23a /* machine check save/restore register 0 */
  109. #define mcsrr1 0x23b /* mahcine check save/restore register 1 */
  110. #define mcsr 0x23c /* machine check status register */
  111. #endif
  112. #define inv0 0x370 /* instruction cache normal victim 0 */
  113. #define inv1 0x371 /* instruction cache normal victim 1 */
  114. #define inv2 0x372 /* instruction cache normal victim 2 */
  115. #define inv3 0x373 /* instruction cache normal victim 3 */
  116. #define itv0 0x374 /* instruction cache transient victim 0 */
  117. #define itv1 0x375 /* instruction cache transient victim 1 */
  118. #define itv2 0x376 /* instruction cache transient victim 2 */
  119. #define itv3 0x377 /* instruction cache transient victim 3 */
  120. #define dnv0 0x390 /* data cache normal victim 0 */
  121. #define dnv1 0x391 /* data cache normal victim 1 */
  122. #define dnv2 0x392 /* data cache normal victim 2 */
  123. #define dnv3 0x393 /* data cache normal victim 3 */
  124. #define dtv0 0x394 /* data cache transient victim 0 */
  125. #define dtv1 0x395 /* data cache transient victim 1 */
  126. #define dtv2 0x396 /* data cache transient victim 2 */
  127. #define dtv3 0x397 /* data cache transient victim 3 */
  128. #define dvlim 0x398 /* data cache victim limit */
  129. #define ivlim 0x399 /* instruction cache victim limit */
  130. #define rstcfg 0x39b /* reset configuration */
  131. #define dcdbtrl 0x39c /* data cache debug tag register low */
  132. #define dcdbtrh 0x39d /* data cache debug tag register high */
  133. #define icdbtrl 0x39e /* instruction cache debug tag register low */
  134. #define icdbtrh 0x39f /* instruction cache debug tag register high */
  135. #define mmucr 0x3b2 /* mmu control register */
  136. #define ccr0 0x3b3 /* core configuration register 0 */
  137. #define ccr1 0x378 /* core configuration for 440x5 only */
  138. #define icdbdr 0x3d3 /* instruction cache debug data register */
  139. #define dbdr 0x3f3 /* debug data register */
  140. /******************************************************************************
  141. * DCRs & Related
  142. ******************************************************************************/
  143. /*-----------------------------------------------------------------------------
  144. | Clocking Controller
  145. +----------------------------------------------------------------------------*/
  146. /* values for clkcfga register - indirect addressing of these regs */
  147. #define clk_clkukpd 0x0020
  148. #define clk_pllc 0x0040
  149. #define clk_plld 0x0060
  150. #define clk_primad 0x0080
  151. #define clk_primbd 0x00a0
  152. #define clk_opbd 0x00c0
  153. #define clk_perd 0x00e0
  154. #define clk_mald 0x0100
  155. #define clk_spcid 0x0120
  156. #define clk_icfg 0x0140
  157. /* 440gx sdr register definations */
  158. #define sdr_sdstp0 0x0020 /* */
  159. #define sdr_sdstp1 0x0021 /* */
  160. #define SDR_PINSTP 0x0040
  161. #define sdr_sdcs 0x0060
  162. #define sdr_ecid0 0x0080
  163. #define sdr_ecid1 0x0081
  164. #define sdr_ecid2 0x0082
  165. #define sdr_jtag 0x00c0
  166. #if !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX)
  167. #define sdr_ddrdl 0x00e0
  168. #else
  169. #define sdr_cfg 0x00e0
  170. #define SDR_CFG_LT2_MASK 0x01000000 /* Leakage test 2*/
  171. #define SDR_CFG_64_32BITS_MASK 0x01000000 /* Switch DDR 64 bits or 32 bits */
  172. #define SDR_CFG_32BITS 0x00000000 /* 32 bits */
  173. #define SDR_CFG_64BITS 0x01000000 /* 64 bits */
  174. #define SDR_CFG_MC_V2518_MASK 0x02000000 /* Low VDD2518 (2.5 or 1.8V) */
  175. #define SDR_CFG_MC_V25 0x00000000 /* 2.5 V */
  176. #define SDR_CFG_MC_V18 0x02000000 /* 1.8 V */
  177. #endif /* !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) */
  178. #define sdr_ebc 0x0100
  179. #define sdr_uart0 0x0120 /* UART0 Config */
  180. #define sdr_uart1 0x0121 /* UART1 Config */
  181. #define sdr_uart2 0x0122 /* UART2 Config */
  182. #define sdr_uart3 0x0123 /* UART3 Config */
  183. #define sdr_cp440 0x0180
  184. #define sdr_xcr 0x01c0
  185. #define sdr_xpllc 0x01c1
  186. #define sdr_xplld 0x01c2
  187. #define sdr_srst 0x0200
  188. #define sdr_slpipe 0x0220
  189. #define sdr_amp0 0x0240 /* Override PLB4 prioritiy for up to 8 masters */
  190. #define sdr_amp1 0x0241 /* Override PLB3 prioritiy for up to 8 masters */
  191. #define sdr_mirq0 0x0260
  192. #define sdr_mirq1 0x0261
  193. #define sdr_maltbl 0x0280
  194. #define sdr_malrbl 0x02a0
  195. #define sdr_maltbs 0x02c0
  196. #define sdr_malrbs 0x02e0
  197. #define sdr_pci0 0x0300
  198. #define sdr_usb0 0x0320
  199. #define sdr_cust0 0x4000
  200. #define sdr_cust1 0x4002
  201. #define sdr_pfc0 0x4100 /* Pin Function 0 */
  202. #define sdr_pfc1 0x4101 /* Pin Function 1 */
  203. #define sdr_plbtr 0x4200
  204. #define sdr_mfr 0x4300 /* SDR0_MFR reg */
  205. #ifdef CONFIG_440GX
  206. #define sdr_amp 0x0240
  207. #define sdr_xpllc 0x01c1
  208. #define sdr_xplld 0x01c2
  209. #define sdr_xcr 0x01c0
  210. #define sdr_sdstp2 0x4001
  211. #define sdr_sdstp3 0x4003
  212. #endif /* CONFIG_440GX */
  213. /*----------------------------------------------------------------------------+
  214. | Core Configuration/MMU configuration for 440 (CCR1 for 440x5 only).
  215. +----------------------------------------------------------------------------*/
  216. #define CCR0_PRE 0x40000000
  217. #define CCR0_CRPE 0x08000000
  218. #define CCR0_DSTG 0x00200000
  219. #define CCR0_DAPUIB 0x00100000
  220. #define CCR0_DTB 0x00008000
  221. #define CCR0_GICBT 0x00004000
  222. #define CCR0_GDCBT 0x00002000
  223. #define CCR0_FLSTA 0x00000100
  224. #define CCR0_ICSLC_MASK 0x0000000C
  225. #define CCR0_ICSLT_MASK 0x00000003
  226. #define CCR1_TCS_MASK 0x00000080
  227. #define CCR1_TCS_INTCLK 0x00000000
  228. #define CCR1_TCS_EXTCLK 0x00000080
  229. #define MMUCR_SWOA 0x01000000
  230. #define MMUCR_U1TE 0x00400000
  231. #define MMUCR_U2SWOAE 0x00200000
  232. #define MMUCR_DULXE 0x00800000
  233. #define MMUCR_IULXE 0x00400000
  234. #define MMUCR_STS 0x00100000
  235. #define MMUCR_STID_MASK 0x000000FF
  236. #ifdef CONFIG_440SPE
  237. #undef sdr_sdstp2
  238. #define sdr_sdstp2 0x0022
  239. #undef sdr_sdstp3
  240. #define sdr_sdstp3 0x0023
  241. #define sdr_ddr0 0x00E1
  242. #define sdr_uart2 0x0122
  243. #define sdr_xcr0 0x01c0
  244. /* #define sdr_xcr1 0x01c3 only one PCIX - SG */
  245. /* #define sdr_xcr2 0x01c6 only one PCIX - SG */
  246. #define sdr_xpllc0 0x01c1
  247. #define sdr_xplld0 0x01c2
  248. #define sdr_xpllc1 0x01c4 /*notRCW - SG */
  249. #define sdr_xplld1 0x01c5 /*notRCW - SG */
  250. #define sdr_xpllc2 0x01c7 /*notRCW - SG */
  251. #define sdr_xplld2 0x01c8 /*notRCW - SG */
  252. #define sdr_amp0 0x0240
  253. #define sdr_amp1 0x0241
  254. #define sdr_cust2 0x4004
  255. #define sdr_cust3 0x4006
  256. #define sdr_sdstp4 0x4001
  257. #define sdr_sdstp5 0x4003
  258. #define sdr_sdstp6 0x4005
  259. #define sdr_sdstp7 0x4007
  260. /******************************************************************************
  261. * PCI express defines
  262. ******************************************************************************/
  263. #define SDR0_PE0UTLSET1 0x00000300 /* PE0 Upper transaction layer conf setting */
  264. #define SDR0_PE0UTLSET2 0x00000301 /* PE0 Upper transaction layer conf setting 2 */
  265. #define SDR0_PE0DLPSET 0x00000302 /* PE0 Data link & logical physical configuration */
  266. #define SDR0_PE0LOOP 0x00000303 /* PE0 Loopback interface status */
  267. #define SDR0_PE0RCSSET 0x00000304 /* PE0 Reset, clock & shutdown setting */
  268. #define SDR0_PE0RCSSTS 0x00000305 /* PE0 Reset, clock & shutdown status */
  269. #define SDR0_PE0HSSSET1L0 0x00000306 /* PE0 HSS Control Setting 1: Lane 0 */
  270. #define SDR0_PE0HSSSET2L0 0x00000307 /* PE0 HSS Control Setting 2: Lane 0 */
  271. #define SDR0_PE0HSSSTSL0 0x00000308 /* PE0 HSS Control Status : Lane 0 */
  272. #define SDR0_PE0HSSSET1L1 0x00000309 /* PE0 HSS Control Setting 1: Lane 1 */
  273. #define SDR0_PE0HSSSET2L1 0x0000030A /* PE0 HSS Control Setting 2: Lane 1 */
  274. #define SDR0_PE0HSSSTSL1 0x0000030B /* PE0 HSS Control Status : Lane 1 */
  275. #define SDR0_PE0HSSSET1L2 0x0000030C /* PE0 HSS Control Setting 1: Lane 2 */
  276. #define SDR0_PE0HSSSET2L2 0x0000030D /* PE0 HSS Control Setting 2: Lane 2 */
  277. #define SDR0_PE0HSSSTSL2 0x0000030E /* PE0 HSS Control Status : Lane 2 */
  278. #define SDR0_PE0HSSSET1L3 0x0000030F /* PE0 HSS Control Setting 1: Lane 3 */
  279. #define SDR0_PE0HSSSET2L3 0x00000310 /* PE0 HSS Control Setting 2: Lane 3 */
  280. #define SDR0_PE0HSSSTSL3 0x00000311 /* PE0 HSS Control Status : Lane 3 */
  281. #define SDR0_PE0HSSSET1L4 0x00000312 /* PE0 HSS Control Setting 1: Lane 4 */
  282. #define SDR0_PE0HSSSET2L4 0x00000313 /* PE0 HSS Control Setting 2: Lane 4 */
  283. #define SDR0_PE0HSSSTSL4 0x00000314 /* PE0 HSS Control Status : Lane 4 */
  284. #define SDR0_PE0HSSSET1L5 0x00000315 /* PE0 HSS Control Setting 1: Lane 5 */
  285. #define SDR0_PE0HSSSET2L5 0x00000316 /* PE0 HSS Control Setting 2: Lane 5 */
  286. #define SDR0_PE0HSSSTSL5 0x00000317 /* PE0 HSS Control Status : Lane 5 */
  287. #define SDR0_PE0HSSSET1L6 0x00000318 /* PE0 HSS Control Setting 1: Lane 6 */
  288. #define SDR0_PE0HSSSET2L6 0x00000319 /* PE0 HSS Control Setting 2: Lane 6 */
  289. #define SDR0_PE0HSSSTSL6 0x0000031A /* PE0 HSS Control Status : Lane 6 */
  290. #define SDR0_PE0HSSSET1L7 0x0000031B /* PE0 HSS Control Setting 1: Lane 7 */
  291. #define SDR0_PE0HSSSET2L7 0x0000031C /* PE0 HSS Control Setting 2: Lane 7 */
  292. #define SDR0_PE0HSSSTSL7 0x0000031D /* PE0 HSS Control Status : Lane 7 */
  293. #define SDR0_PE0HSSSEREN 0x0000031E /* PE0 Serdes Transmitter Enable */
  294. #define SDR0_PE0LANEABCD 0x0000031F /* PE0 Lanes ABCD affectation */
  295. #define SDR0_PE0LANEEFGH 0x00000320 /* PE0 Lanes EFGH affectation */
  296. #define SDR0_PE1UTLSET1 0x00000340 /* PE1 Upper transaction layer conf setting */
  297. #define SDR0_PE1UTLSET2 0x00000341 /* PE1 Upper transaction layer conf setting 2 */
  298. #define SDR0_PE1DLPSET 0x00000342 /* PE1 Data link & logical physical configuration */
  299. #define SDR0_PE1LOOP 0x00000343 /* PE1 Loopback interface status */
  300. #define SDR0_PE1RCSSET 0x00000344 /* PE1 Reset, clock & shutdown setting */
  301. #define SDR0_PE1RCSSTS 0x00000345 /* PE1 Reset, clock & shutdown status */
  302. #define SDR0_PE1HSSSET1L0 0x00000346 /* PE1 HSS Control Setting 1: Lane 0 */
  303. #define SDR0_PE1HSSSET2L0 0x00000347 /* PE1 HSS Control Setting 2: Lane 0 */
  304. #define SDR0_PE1HSSSTSL0 0x00000348 /* PE1 HSS Control Status : Lane 0 */
  305. #define SDR0_PE1HSSSET1L1 0x00000349 /* PE1 HSS Control Setting 1: Lane 1 */
  306. #define SDR0_PE1HSSSET2L1 0x0000034A /* PE1 HSS Control Setting 2: Lane 1 */
  307. #define SDR0_PE1HSSSTSL1 0x0000034B /* PE1 HSS Control Status : Lane 1 */
  308. #define SDR0_PE1HSSSET1L2 0x0000034C /* PE1 HSS Control Setting 1: Lane 2 */
  309. #define SDR0_PE1HSSSET2L2 0x0000034D /* PE1 HSS Control Setting 2: Lane 2 */
  310. #define SDR0_PE1HSSSTSL2 0x0000034E /* PE1 HSS Control Status : Lane 2 */
  311. #define SDR0_PE1HSSSET1L3 0x0000034F /* PE1 HSS Control Setting 1: Lane 3 */
  312. #define SDR0_PE1HSSSET2L3 0x00000350 /* PE1 HSS Control Setting 2: Lane 3 */
  313. #define SDR0_PE1HSSSTSL3 0x00000351 /* PE1 HSS Control Status : Lane 3 */
  314. #define SDR0_PE1HSSSEREN 0x00000352 /* PE1 Serdes Transmitter Enable */
  315. #define SDR0_PE1LANEABCD 0x00000353 /* PE1 Lanes ABCD affectation */
  316. #define SDR0_PE2UTLSET1 0x00000370 /* PE2 Upper transaction layer conf setting */
  317. #define SDR0_PE2UTLSET2 0x00000371 /* PE2 Upper transaction layer conf setting 2 */
  318. #define SDR0_PE2DLPSET 0x00000372 /* PE2 Data link & logical physical configuration */
  319. #define SDR0_PE2LOOP 0x00000373 /* PE2 Loopback interface status */
  320. #define SDR0_PE2RCSSET 0x00000374 /* PE2 Reset, clock & shutdown setting */
  321. #define SDR0_PE2RCSSTS 0x00000375 /* PE2 Reset, clock & shutdown status */
  322. #define SDR0_PE2HSSSET1L0 0x00000376 /* PE2 HSS Control Setting 1: Lane 0 */
  323. #define SDR0_PE2HSSSET2L0 0x00000377 /* PE2 HSS Control Setting 2: Lane 0 */
  324. #define SDR0_PE2HSSSTSL0 0x00000378 /* PE2 HSS Control Status : Lane 0 */
  325. #define SDR0_PE2HSSSET1L1 0x00000379 /* PE2 HSS Control Setting 1: Lane 1 */
  326. #define SDR0_PE2HSSSET2L1 0x0000037A /* PE2 HSS Control Setting 2: Lane 1 */
  327. #define SDR0_PE2HSSSTSL1 0x0000037B /* PE2 HSS Control Status : Lane 1 */
  328. #define SDR0_PE2HSSSET1L2 0x0000037C /* PE2 HSS Control Setting 1: Lane 2 */
  329. #define SDR0_PE2HSSSET2L2 0x0000037D /* PE2 HSS Control Setting 2: Lane 2 */
  330. #define SDR0_PE2HSSSTSL2 0x0000037E /* PE2 HSS Control Status : Lane 2 */
  331. #define SDR0_PE2HSSSET1L3 0x0000037F /* PE2 HSS Control Setting 1: Lane 3 */
  332. #define SDR0_PE2HSSSET2L3 0x00000380 /* PE2 HSS Control Setting 2: Lane 3 */
  333. #define SDR0_PE2HSSSTSL3 0x00000381 /* PE2 HSS Control Status : Lane 3 */
  334. #define SDR0_PE2HSSSEREN 0x00000382 /* PE2 Serdes Transmitter Enable */
  335. #define SDR0_PE2LANEABCD 0x00000383 /* PE2 Lanes ABCD affectation */
  336. #define SDR0_PEGPLLSET1 0x000003A0 /* PE Pll LC Tank Setting1 */
  337. #define SDR0_PEGPLLSET2 0x000003A1 /* PE Pll LC Tank Setting2 */
  338. #define SDR0_PEGPLLSTS 0x000003A2 /* PE Pll LC Tank Status */
  339. #endif /* CONFIG_440SPE */
  340. /*-----------------------------------------------------------------------------
  341. | External Bus Controller
  342. +----------------------------------------------------------------------------*/
  343. /* values for ebccfga register - indirect addressing of these regs */
  344. #define pb0cr 0x00 /* periph bank 0 config reg */
  345. #define pb1cr 0x01 /* periph bank 1 config reg */
  346. #define pb2cr 0x02 /* periph bank 2 config reg */
  347. #define pb3cr 0x03 /* periph bank 3 config reg */
  348. #define pb4cr 0x04 /* periph bank 4 config reg */
  349. #define pb5cr 0x05 /* periph bank 5 config reg */
  350. #define pb6cr 0x06 /* periph bank 6 config reg */
  351. #define pb7cr 0x07 /* periph bank 7 config reg */
  352. #define pb0ap 0x10 /* periph bank 0 access parameters */
  353. #define pb1ap 0x11 /* periph bank 1 access parameters */
  354. #define pb2ap 0x12 /* periph bank 2 access parameters */
  355. #define pb3ap 0x13 /* periph bank 3 access parameters */
  356. #define pb4ap 0x14 /* periph bank 4 access parameters */
  357. #define pb5ap 0x15 /* periph bank 5 access parameters */
  358. #define pb6ap 0x16 /* periph bank 6 access parameters */
  359. #define pb7ap 0x17 /* periph bank 7 access parameters */
  360. #define pbear 0x20 /* periph bus error addr reg */
  361. #define pbesr 0x21 /* periph bus error status reg */
  362. #define xbcfg 0x23 /* external bus configuration reg */
  363. #define EBC0_CFG 0x23 /* external bus configuration reg */
  364. #define xbcid 0x24 /* external bus core id reg */
  365. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  366. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  367. /* PLB4 to PLB3 Bridge OUT */
  368. #define P4P3_DCR_BASE 0x020
  369. #define p4p3_esr0_read (P4P3_DCR_BASE+0x0)
  370. #define p4p3_esr0_write (P4P3_DCR_BASE+0x1)
  371. #define p4p3_eadr (P4P3_DCR_BASE+0x2)
  372. #define p4p3_euadr (P4P3_DCR_BASE+0x3)
  373. #define p4p3_esr1_read (P4P3_DCR_BASE+0x4)
  374. #define p4p3_esr1_write (P4P3_DCR_BASE+0x5)
  375. #define p4p3_confg (P4P3_DCR_BASE+0x6)
  376. #define p4p3_pic (P4P3_DCR_BASE+0x7)
  377. #define p4p3_peir (P4P3_DCR_BASE+0x8)
  378. #define p4p3_rev (P4P3_DCR_BASE+0xA)
  379. /* PLB3 to PLB4 Bridge IN */
  380. #define P3P4_DCR_BASE 0x030
  381. #define p3p4_esr0_read (P3P4_DCR_BASE+0x0)
  382. #define p3p4_esr0_write (P3P4_DCR_BASE+0x1)
  383. #define p3p4_eadr (P3P4_DCR_BASE+0x2)
  384. #define p3p4_euadr (P3P4_DCR_BASE+0x3)
  385. #define p3p4_esr1_read (P3P4_DCR_BASE+0x4)
  386. #define p3p4_esr1_write (P3P4_DCR_BASE+0x5)
  387. #define p3p4_confg (P3P4_DCR_BASE+0x6)
  388. #define p3p4_pic (P3P4_DCR_BASE+0x7)
  389. #define p3p4_peir (P3P4_DCR_BASE+0x8)
  390. #define p3p4_rev (P3P4_DCR_BASE+0xA)
  391. /* PLB3 Arbiter */
  392. #define PLB3_DCR_BASE 0x070
  393. #define plb3_revid (PLB3_DCR_BASE+0x2)
  394. #define plb3_besr (PLB3_DCR_BASE+0x3)
  395. #define plb3_bear (PLB3_DCR_BASE+0x6)
  396. #define plb3_acr (PLB3_DCR_BASE+0x7)
  397. /* PLB4 Arbiter - PowerPC440EP Pass1 */
  398. #define PLB4_DCR_BASE 0x080
  399. #define plb4_acr (PLB4_DCR_BASE+0x1)
  400. #define plb4_revid (PLB4_DCR_BASE+0x2)
  401. #define plb4_besr (PLB4_DCR_BASE+0x4)
  402. #define plb4_bearl (PLB4_DCR_BASE+0x6)
  403. #define plb4_bearh (PLB4_DCR_BASE+0x7)
  404. #define PLB4_ACR_WRP (0x80000000 >> 7)
  405. /* Nebula PLB4 Arbiter - PowerPC440EP */
  406. #define PLB_ARBITER_BASE 0x80
  407. #define plb0_revid (PLB_ARBITER_BASE+ 0x00)
  408. #define plb0_acr (PLB_ARBITER_BASE+ 0x01)
  409. #define plb0_acr_ppm_mask 0xF0000000
  410. #define plb0_acr_ppm_fixed 0x00000000
  411. #define plb0_acr_ppm_fair 0xD0000000
  412. #define plb0_acr_hbu_mask 0x08000000
  413. #define plb0_acr_hbu_disabled 0x00000000
  414. #define plb0_acr_hbu_enabled 0x08000000
  415. #define plb0_acr_rdp_mask 0x06000000
  416. #define plb0_acr_rdp_disabled 0x00000000
  417. #define plb0_acr_rdp_2deep 0x02000000
  418. #define plb0_acr_rdp_3deep 0x04000000
  419. #define plb0_acr_rdp_4deep 0x06000000
  420. #define plb0_acr_wrp_mask 0x01000000
  421. #define plb0_acr_wrp_disabled 0x00000000
  422. #define plb0_acr_wrp_2deep 0x01000000
  423. #define plb0_besrl (PLB_ARBITER_BASE+ 0x02)
  424. #define plb0_besrh (PLB_ARBITER_BASE+ 0x03)
  425. #define plb0_bearl (PLB_ARBITER_BASE+ 0x04)
  426. #define plb0_bearh (PLB_ARBITER_BASE+ 0x05)
  427. #define plb0_ccr (PLB_ARBITER_BASE+ 0x08)
  428. #define plb1_acr (PLB_ARBITER_BASE+ 0x09)
  429. #define plb1_acr_ppm_mask 0xF0000000
  430. #define plb1_acr_ppm_fixed 0x00000000
  431. #define plb1_acr_ppm_fair 0xD0000000
  432. #define plb1_acr_hbu_mask 0x08000000
  433. #define plb1_acr_hbu_disabled 0x00000000
  434. #define plb1_acr_hbu_enabled 0x08000000
  435. #define plb1_acr_rdp_mask 0x06000000
  436. #define plb1_acr_rdp_disabled 0x00000000
  437. #define plb1_acr_rdp_2deep 0x02000000
  438. #define plb1_acr_rdp_3deep 0x04000000
  439. #define plb1_acr_rdp_4deep 0x06000000
  440. #define plb1_acr_wrp_mask 0x01000000
  441. #define plb1_acr_wrp_disabled 0x00000000
  442. #define plb1_acr_wrp_2deep 0x01000000
  443. #define plb1_besrl (PLB_ARBITER_BASE+ 0x0A)
  444. #define plb1_besrh (PLB_ARBITER_BASE+ 0x0B)
  445. #define plb1_bearl (PLB_ARBITER_BASE+ 0x0C)
  446. #define plb1_bearh (PLB_ARBITER_BASE+ 0x0D)
  447. /* Pin Function Control Register 1 */
  448. #define SDR0_PFC1 0x4101
  449. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  450. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  451. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  452. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  453. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  454. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  455. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  456. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  457. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  458. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  459. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  460. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  461. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  462. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  463. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  464. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  465. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  466. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  467. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  468. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  469. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  470. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  471. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  472. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  473. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  474. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  475. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  476. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  477. /* USB Control Register */
  478. #define SDR0_USB0 0x0320
  479. #define SDR0_USB0_USB_DEVSEL_MASK 0x00000002 /* USB Device Selection */
  480. #define SDR0_USB0_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  481. #define SDR0_USB0_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  482. #define SDR0_USB0_LEEN_MASK 0x00000001 /* Little Endian selection */
  483. #define SDR0_USB0_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  484. #define SDR0_USB0_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  485. /* Miscealleneaous Function Reg. */
  486. #define SDR0_MFR 0x4300
  487. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  488. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  489. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  490. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  491. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  492. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  493. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  494. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  495. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  496. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  497. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  498. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  499. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  500. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  501. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  502. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  503. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  504. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  505. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  506. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  507. #define GPT0_COMP6 0x00000098
  508. #define GPT0_COMP5 0x00000094
  509. #define GPT0_COMP4 0x00000090
  510. #define GPT0_COMP3 0x0000008C
  511. #define GPT0_COMP2 0x00000088
  512. #define GPT0_COMP1 0x00000084
  513. #define GPT0_MASK6 0x000000D8
  514. #define GPT0_MASK5 0x000000D4
  515. #define GPT0_MASK4 0x000000D0
  516. #define GPT0_MASK3 0x000000CC
  517. #define GPT0_MASK2 0x000000C8
  518. #define GPT0_MASK1 0x000000C4
  519. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  520. #define SDR0_USB2D0CR 0x0320
  521. #define SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK 0x00000004 /* USB 2.0 Device/EBC Master Selection */
  522. #define SDR0_USB2D0CR_USB2DEV_SELECTION 0x00000004 /* USB 2.0 Device Selection */
  523. #define SDR0_USB2D0CR_EBC_SELECTION 0x00000000 /* EBC Selection */
  524. #define SDR0_USB2D0CR_USB_DEV_INT_SEL_MASK 0x00000002 /* USB Device Interface Selection */
  525. #define SDR0_USB2D0CR_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  526. #define SDR0_USB2D0CR_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  527. #define SDR0_USB2D0CR_LEEN_MASK 0x00000001 /* Little Endian selection */
  528. #define SDR0_USB2D0CR_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  529. #define SDR0_USB2D0CR_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  530. /* USB2 Host Control Register */
  531. #define SDR0_USB2H0CR 0x0340
  532. #define SDR0_USB2H0CR_WDINT_MASK 0x00000001 /* Host UTMI Word Interface */
  533. #define SDR0_USB2H0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit/60MHz */
  534. #define SDR0_USB2H0CR_WDINT_16BIT_30MHZ 0x00000001 /* 16-bit/30MHz */
  535. #define SDR0_USB2H0CR_EFLADJ_MASK 0x0000007e /* EHCI Frame Length Adjustment */
  536. /* Pin Function Control Register 1 */
  537. #define SDR0_PFC1 0x4101
  538. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  539. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  540. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  541. #define SDR0_PFC1_SELECT_MASK 0x01C00000 /* Ethernet Pin Select EMAC 0 */
  542. #define SDR0_PFC1_SELECT_CONFIG_1_1 0x00C00000 /* 1xMII using RGMII bridge */
  543. #define SDR0_PFC1_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  544. #define SDR0_PFC1_SELECT_CONFIG_2 0x00C00000 /* 1xGMII using RGMII bridge */
  545. #define SDR0_PFC1_SELECT_CONFIG_3 0x01000000 /* 1xTBI using RGMII bridge */
  546. #define SDR0_PFC1_SELECT_CONFIG_4 0x01400000 /* 2xRGMII using RGMII bridge */
  547. #define SDR0_PFC1_SELECT_CONFIG_5 0x01800000 /* 2xRTBI using RGMII bridge */
  548. #define SDR0_PFC1_SELECT_CONFIG_6 0x00800000 /* 2xSMII using ZMII bridge */
  549. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  550. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  551. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  552. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  553. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  554. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  555. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  556. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  557. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  558. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  559. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  560. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  561. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  562. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  563. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  564. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  565. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  566. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  567. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  568. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  569. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  570. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  571. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  572. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  573. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  574. /* Ethernet PLL Configuration Register */
  575. #define SDR0_PFC2 0x4102
  576. #define SDR0_PFC2_TUNE_MASK 0x01FF8000 /* Loop stability tuning bits */
  577. #define SDR0_PFC2_MULTI_MASK 0x00007C00 /* Frequency multiplication selector */
  578. #define SDR0_PFC2_RANGEB_MASK 0x00000380 /* PLLOUTB/C frequency selector */
  579. #define SDR0_PFC2_RANGEA_MASK 0x00000071 /* PLLOUTA frequency selector */
  580. #define SDR0_PFC2_SELECT_MASK 0xE0000000 /* Ethernet Pin select EMAC1 */
  581. #define SDR0_PFC2_SELECT_CONFIG_1_1 0x60000000 /* 1xMII using RGMII bridge */
  582. #define SDR0_PFC2_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  583. #define SDR0_PFC2_SELECT_CONFIG_2 0x60000000 /* 1xGMII using RGMII bridge */
  584. #define SDR0_PFC2_SELECT_CONFIG_3 0x80000000 /* 1xTBI using RGMII bridge */
  585. #define SDR0_PFC2_SELECT_CONFIG_4 0xA0000000 /* 2xRGMII using RGMII bridge */
  586. #define SDR0_PFC2_SELECT_CONFIG_5 0xC0000000 /* 2xRTBI using RGMII bridge */
  587. #define SDR0_PFC2_SELECT_CONFIG_6 0x40000000 /* 2xSMII using ZMII bridge */
  588. #define SDR0_PFC4 0x4104
  589. /* USB2PHY0 Control Register */
  590. #define SDR0_USB2PHY0CR 0x4103
  591. #define SDR0_USB2PHY0CR_UTMICN_MASK 0x00100000 /* PHY UTMI interface connection */
  592. #define SDR0_USB2PHY0CR_UTMICN_DEV 0x00000000 /* Device support */
  593. #define SDR0_USB2PHY0CR_UTMICN_HOST 0x00100000 /* Host support */
  594. #define SDR0_USB2PHY0CR_DWNSTR_MASK 0x00400000 /* Select downstream port mode */
  595. #define SDR0_USB2PHY0CR_DWNSTR_DEV 0x00000000 /* Device */
  596. #define SDR0_USB2PHY0CR_DWNSTR_HOST 0x00400000 /* Host */
  597. #define SDR0_USB2PHY0CR_DVBUS_MASK 0x00800000 /* VBus detect (Device mode only) */
  598. #define SDR0_USB2PHY0CR_DVBUS_PURDIS 0x00000000 /* Pull-up resistance on D+ is disabled */
  599. #define SDR0_USB2PHY0CR_DVBUS_PUREN 0x00800000 /* Pull-up resistance on D+ is enabled */
  600. #define SDR0_USB2PHY0CR_WDINT_MASK 0x01000000 /* PHY UTMI data width and clock select */
  601. #define SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit data/60MHz */
  602. #define SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ 0x01000000 /* 16-bit data/30MHz */
  603. #define SDR0_USB2PHY0CR_LOOPEN_MASK 0x02000000 /* Loop back test enable */
  604. #define SDR0_USB2PHY0CR_LOOP_ENABLE 0x00000000 /* Loop back disabled */
  605. #define SDR0_USB2PHY0CR_LOOP_DISABLE 0x02000000 /* Loop back enabled (only test purposes) */
  606. #define SDR0_USB2PHY0CR_XOON_MASK 0x04000000 /* Force XO block on during a suspend */
  607. #define SDR0_USB2PHY0CR_XO_ON 0x00000000 /* PHY XO block is powered-on */
  608. #define SDR0_USB2PHY0CR_XO_OFF 0x04000000 /* PHY XO block is powered-off when all ports are suspended */
  609. #define SDR0_USB2PHY0CR_PWRSAV_MASK 0x08000000 /* Select PHY power-save mode */
  610. #define SDR0_USB2PHY0CR_PWRSAV_OFF 0x00000000 /* Non-power-save mode */
  611. #define SDR0_USB2PHY0CR_PWRSAV_ON 0x08000000 /* Power-save mode. Valid only for full-speed operation */
  612. #define SDR0_USB2PHY0CR_XOREF_MASK 0x10000000 /* Select reference clock source */
  613. #define SDR0_USB2PHY0CR_XOREF_INTERNAL 0x00000000 /* PHY PLL uses chip internal 48M clock as a reference */
  614. #define SDR0_USB2PHY0CR_XOREF_XO 0x10000000 /* PHY PLL uses internal XO block output as a reference */
  615. #define SDR0_USB2PHY0CR_XOCLK_MASK 0x20000000 /* Select clock for XO block */
  616. #define SDR0_USB2PHY0CR_XOCLK_EXTERNAL 0x00000000 /* PHY macro used an external clock */
  617. #define SDR0_USB2PHY0CR_XOCLK_CRYSTAL 0x20000000 /* PHY macro uses the clock from a crystal */
  618. #define SDR0_USB2PHY0CR_CLKSEL_MASK 0xc0000000 /* Select ref clk freq */
  619. #define SDR0_USB2PHY0CR_CLKSEL_12MHZ 0x00000000 /* Select ref clk freq = 12 MHz*/
  620. #define SDR0_USB2PHY0CR_CLKSEL_48MHZ 0x40000000 /* Select ref clk freq = 48 MHz*/
  621. #define SDR0_USB2PHY0CR_CLKSEL_24MHZ 0x80000000 /* Select ref clk freq = 24 MHz*/
  622. /* Miscealleneaous Function Reg. */
  623. #define SDR0_MFR 0x4300
  624. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  625. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  626. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  627. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  628. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  629. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  630. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  631. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  632. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  633. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  634. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  635. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  636. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  637. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  638. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  639. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  640. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  641. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  642. #endif /* defined(CONFIG_440EPX) || defined(CONFIG_440GRX) */
  643. /* CUST1 Customer Configuration Register1 */
  644. #define SDR0_CUST1 0x4002
  645. #define SDR0_CUST1_NDRSC_MASK 0xFFFF0000 /* NDRSC Device Read Count */
  646. #define SDR0_CUST1_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
  647. #define SDR0_CUST1_NDRSC_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
  648. /* Pin Function Control Register 0 */
  649. #define SDR0_PFC0 0x4100
  650. #define SDR0_PFC0_CPU_TR_EN_MASK 0x00000100 /* CPU Trace Enable Mask */
  651. #define SDR0_PFC0_CPU_TRACE_EN 0x00000100 /* CPU Trace Enable */
  652. #define SDR0_PFC0_CPU_TRACE_DIS 0x00000100 /* CPU Trace Disable */
  653. #define SDR0_PFC0_CTE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  654. #define SDR0_PFC0_CTE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  655. /* Pin Function Control Register 1 */
  656. #define SDR0_PFC1 0x4101
  657. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  658. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  659. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  660. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  661. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  662. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  663. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  664. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  665. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  666. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  667. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  668. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  669. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  670. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  671. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  672. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  673. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  674. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  675. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  676. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  677. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  678. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  679. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  680. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  681. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  682. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  683. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  684. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  685. #endif /* 440EP || 440GR || 440EPX || 440GRX */
  686. /*-----------------------------------------------------------------------------
  687. | L2 Cache
  688. +----------------------------------------------------------------------------*/
  689. #if defined (CONFIG_440GX) || \
  690. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  691. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  692. defined(CONFIG_460SX)
  693. #define L2_CACHE_BASE 0x030
  694. #define l2_cache_cfg (L2_CACHE_BASE+0x00) /* L2 Cache Config */
  695. #define l2_cache_cmd (L2_CACHE_BASE+0x01) /* L2 Cache Command */
  696. #define l2_cache_addr (L2_CACHE_BASE+0x02) /* L2 Cache Address */
  697. #define l2_cache_data (L2_CACHE_BASE+0x03) /* L2 Cache Data */
  698. #define l2_cache_stat (L2_CACHE_BASE+0x04) /* L2 Cache Status */
  699. #define l2_cache_cver (L2_CACHE_BASE+0x05) /* L2 Cache Revision ID */
  700. #define l2_cache_snp0 (L2_CACHE_BASE+0x06) /* L2 Cache Snoop reg 0 */
  701. #define l2_cache_snp1 (L2_CACHE_BASE+0x07) /* L2 Cache Snoop reg 1 */
  702. #endif /* CONFIG_440GX */
  703. /*-----------------------------------------------------------------------------
  704. | Internal SRAM
  705. +----------------------------------------------------------------------------*/
  706. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  707. #define ISRAM0_DCR_BASE 0x380
  708. #else
  709. #define ISRAM0_DCR_BASE 0x020
  710. #endif
  711. #define isram0_sb0cr (ISRAM0_DCR_BASE+0x00) /* SRAM bank config 0*/
  712. #define isram0_sb1cr (ISRAM0_DCR_BASE+0x01) /* SRAM bank config 1*/
  713. #define isram0_sb2cr (ISRAM0_DCR_BASE+0x02) /* SRAM bank config 2*/
  714. #define isram0_sb3cr (ISRAM0_DCR_BASE+0x03) /* SRAM bank config 3*/
  715. #define isram0_bear (ISRAM0_DCR_BASE+0x04) /* SRAM bus error addr reg */
  716. #define isram0_besr0 (ISRAM0_DCR_BASE+0x05) /* SRAM bus error status reg 0 */
  717. #define isram0_besr1 (ISRAM0_DCR_BASE+0x06) /* SRAM bus error status reg 1 */
  718. #define isram0_pmeg (ISRAM0_DCR_BASE+0x07) /* SRAM power management */
  719. #define isram0_cid (ISRAM0_DCR_BASE+0x08) /* SRAM bus core id reg */
  720. #define isram0_revid (ISRAM0_DCR_BASE+0x09) /* SRAM bus revision id reg */
  721. #define isram0_dpc (ISRAM0_DCR_BASE+0x0a) /* SRAM data parity check reg */
  722. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  723. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  724. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  725. /* CUST0 Customer Configuration Register0 */
  726. #define SDR0_CUST0 0x4000
  727. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  728. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  729. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  730. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  731. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  732. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  733. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  734. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  735. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
  736. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
  737. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  738. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
  739. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  740. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  741. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
  742. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  743. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  744. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  745. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  746. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  747. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  748. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  749. #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
  750. #define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
  751. #define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
  752. #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
  753. #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
  754. #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /* All Chip Select Gating Enable */
  755. #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
  756. #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
  757. #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
  758. #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
  759. #endif
  760. /*-----------------------------------------------------------------------------
  761. | On-Chip Buses
  762. +----------------------------------------------------------------------------*/
  763. /* TODO: as needed */
  764. /*-----------------------------------------------------------------------------
  765. | Clocking, Power Management and Chip Control
  766. +----------------------------------------------------------------------------*/
  767. #if defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  768. defined(CONFIG_460SX)
  769. #define CNTRL_DCR_BASE 0x160
  770. #else
  771. #define CNTRL_DCR_BASE 0x0b0
  772. #endif
  773. #define cpc0_er (CNTRL_DCR_BASE+0x00) /* CPM enable register */
  774. #define cpc0_fr (CNTRL_DCR_BASE+0x01) /* CPM force register */
  775. #define cpc0_sr (CNTRL_DCR_BASE+0x02) /* CPM status register */
  776. #define cpc0_sys0 (CNTRL_DCR_BASE+0x30) /* System configuration reg 0 */
  777. #define cpc0_sys1 (CNTRL_DCR_BASE+0x31) /* System configuration reg 1 */
  778. #define cpc0_cust0 (CNTRL_DCR_BASE+0x32) /* Customer configuration reg 0 */
  779. #define cpc0_cust1 (CNTRL_DCR_BASE+0x33) /* Customer configuration reg 1 */
  780. #define cpc0_strp0 (CNTRL_DCR_BASE+0x34) /* Power-on config reg 0 (RO) */
  781. #define cpc0_strp1 (CNTRL_DCR_BASE+0x35) /* Power-on config reg 1 (RO) */
  782. #define cpc0_strp2 (CNTRL_DCR_BASE+0x36) /* Power-on config reg 2 (RO) */
  783. #define cpc0_strp3 (CNTRL_DCR_BASE+0x37) /* Power-on config reg 3 (RO) */
  784. #define cpc0_gpio (CNTRL_DCR_BASE+0x38) /* GPIO config reg (440GP) */
  785. #define cntrl0 (CNTRL_DCR_BASE+0x3b) /* Control 0 register */
  786. #define cntrl1 (CNTRL_DCR_BASE+0x3a) /* Control 1 register */
  787. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX)
  788. /*----------------------------------------------------------------------------+
  789. | Clock / Power-on-reset DCR's.
  790. +----------------------------------------------------------------------------*/
  791. #define CPR0_CLKUPD 0x20
  792. #define CPR0_CLKUPD_BSY_MASK 0x80000000
  793. #define CPR0_CLKUPD_BSY_COMPLETED 0x00000000
  794. #define CPR0_CLKUPD_BSY_BUSY 0x80000000
  795. #define CPR0_CLKUPD_CUI_MASK 0x80000000
  796. #define CPR0_CLKUPD_CUI_DISABLE 0x00000000
  797. #define CPR0_CLKUPD_CUI_ENABLE 0x80000000
  798. #define CPR0_CLKUPD_CUD_MASK 0x40000000
  799. #define CPR0_CLKUPD_CUD_DISABLE 0x00000000
  800. #define CPR0_CLKUPD_CUD_ENABLE 0x40000000
  801. #define CPR0_PLLC 0x40
  802. #define CPR0_PLLC_RST_MASK 0x80000000
  803. #define CPR0_PLLC_RST_PLLLOCKED 0x00000000
  804. #define CPR0_PLLC_RST_PLLRESET 0x80000000
  805. #define CPR0_PLLC_ENG_MASK 0x40000000
  806. #define CPR0_PLLC_ENG_DISABLE 0x00000000
  807. #define CPR0_PLLC_ENG_ENABLE 0x40000000
  808. #define CPR0_PLLC_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  809. #define CPR0_PLLC_ENG_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  810. #define CPR0_PLLC_SRC_MASK 0x20000000
  811. #define CPR0_PLLC_SRC_PLLOUTA 0x00000000
  812. #define CPR0_PLLC_SRC_PLLOUTB 0x20000000
  813. #define CPR0_PLLC_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  814. #define CPR0_PLLC_SRC_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  815. #define CPR0_PLLC_SEL_MASK 0x07000000
  816. #define CPR0_PLLC_SEL_PLLOUT 0x00000000
  817. #define CPR0_PLLC_SEL_CPU 0x01000000
  818. #define CPR0_PLLC_SEL_EBC 0x05000000
  819. #define CPR0_PLLC_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  820. #define CPR0_PLLC_SEL_DECODE(n) ((((unsigned long)(n))>>24)&0x07)
  821. #define CPR0_PLLC_TUNE_MASK 0x000003FF
  822. #define CPR0_PLLC_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0)
  823. #define CPR0_PLLC_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x3FF)
  824. #define CPR0_PLLD 0x60
  825. #define CPR0_PLLD_FBDV_MASK 0x1F000000
  826. #define CPR0_PLLD_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  827. #define CPR0_PLLD_FBDV_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x1F)+1)
  828. #define CPR0_PLLD_FWDVA_MASK 0x000F0000
  829. #define CPR0_PLLD_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<16)
  830. #define CPR0_PLLD_FWDVA_DECODE(n) ((((((unsigned long)(n))>>16)-1)&0x0F)+1)
  831. #define CPR0_PLLD_FWDVB_MASK 0x00000700
  832. #define CPR0_PLLD_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<8)
  833. #define CPR0_PLLD_FWDVB_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x07)+1)
  834. #define CPR0_PLLD_LFBDV_MASK 0x0000003F
  835. #define CPR0_PLLD_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  836. #define CPR0_PLLD_LFBDV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x3F)+1)
  837. #define CPR0_PRIMAD 0x80
  838. #define CPR0_PRIMAD_PRADV0_MASK 0x07000000
  839. #define CPR0_PRIMAD_PRADV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  840. #define CPR0_PRIMAD_PRADV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  841. #define CPR0_PRIMBD 0xA0
  842. #define CPR0_PRIMBD_PRBDV0_MASK 0x07000000
  843. #define CPR0_PRIMBD_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  844. #define CPR0_PRIMBD_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  845. #define CPR0_OPBD 0xC0
  846. #define CPR0_OPBD_OPBDV0_MASK 0x03000000
  847. #define CPR0_OPBD_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  848. #define CPR0_OPBD_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  849. #define CPR0_PERD 0xE0
  850. #if !defined(CONFIG_440EPX)
  851. #define CPR0_PERD_PERDV0_MASK 0x03000000
  852. #define CPR0_PERD_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  853. #define CPR0_PERD_PERDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  854. #endif
  855. #define CPR0_MALD 0x100
  856. #define CPR0_MALD_MALDV0_MASK 0x03000000
  857. #define CPR0_MALD_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  858. #define CPR0_MALD_MALDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  859. #define CPR0_ICFG 0x140
  860. #define CPR0_ICFG_RLI_MASK 0x80000000
  861. #define CPR0_ICFG_RLI_RESETCPR 0x00000000
  862. #define CPR0_ICFG_RLI_PRESERVECPR 0x80000000
  863. #define CPR0_ICFG_ICS_MASK 0x00000007
  864. #define CPR0_ICFG_ICS_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  865. #define CPR0_ICFG_ICS_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x3F)+1)
  866. /************************/
  867. /* IIC defines */
  868. /************************/
  869. #define IIC0_MMIO_BASE 0xA0000400
  870. #define IIC1_MMIO_BASE 0xA0000500
  871. #endif /* CONFIG_440SP */
  872. /*-----------------------------------------------------------------------------
  873. | DMA
  874. +----------------------------------------------------------------------------*/
  875. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  876. #define DMA_DCR_BASE 0x200
  877. #else
  878. #define DMA_DCR_BASE 0x100
  879. #endif
  880. #define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
  881. #define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
  882. #define dmasah0 (DMA_DCR_BASE+0x02) /* DMA source address high 0 */
  883. #define dmasal0 (DMA_DCR_BASE+0x03) /* DMA source address low 0 */
  884. #define dmadah0 (DMA_DCR_BASE+0x04) /* DMA destination address high 0 */
  885. #define dmadal0 (DMA_DCR_BASE+0x05) /* DMA destination address low 0 */
  886. #define dmasgh0 (DMA_DCR_BASE+0x06) /* DMA scatter/gather desc addr high 0 */
  887. #define dmasgl0 (DMA_DCR_BASE+0x07) /* DMA scatter/gather desc addr low 0 */
  888. #define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
  889. #define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
  890. #define dmasah1 (DMA_DCR_BASE+0x0a) /* DMA source address high 1 */
  891. #define dmasal1 (DMA_DCR_BASE+0x0b) /* DMA source address low 1 */
  892. #define dmadah1 (DMA_DCR_BASE+0x0c) /* DMA destination address high 1 */
  893. #define dmadal1 (DMA_DCR_BASE+0x0d) /* DMA destination address low 1 */
  894. #define dmasgh1 (DMA_DCR_BASE+0x0e) /* DMA scatter/gather desc addr high 1 */
  895. #define dmasgl1 (DMA_DCR_BASE+0x0f) /* DMA scatter/gather desc addr low 1 */
  896. #define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
  897. #define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
  898. #define dmasah2 (DMA_DCR_BASE+0x12) /* DMA source address high 2 */
  899. #define dmasal2 (DMA_DCR_BASE+0x13) /* DMA source address low 2 */
  900. #define dmadah2 (DMA_DCR_BASE+0x14) /* DMA destination address high 2 */
  901. #define dmadal2 (DMA_DCR_BASE+0x15) /* DMA destination address low 2 */
  902. #define dmasgh2 (DMA_DCR_BASE+0x16) /* DMA scatter/gather desc addr high 2 */
  903. #define dmasgl2 (DMA_DCR_BASE+0x17) /* DMA scatter/gather desc addr low 2 */
  904. #define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 2 */
  905. #define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 2 */
  906. #define dmasah3 (DMA_DCR_BASE+0x1a) /* DMA source address high 2 */
  907. #define dmasal3 (DMA_DCR_BASE+0x1b) /* DMA source address low 2 */
  908. #define dmadah3 (DMA_DCR_BASE+0x1c) /* DMA destination address high 2 */
  909. #define dmadal3 (DMA_DCR_BASE+0x1d) /* DMA destination address low 2 */
  910. #define dmasgh3 (DMA_DCR_BASE+0x1e) /* DMA scatter/gather desc addr high 2 */
  911. #define dmasgl3 (DMA_DCR_BASE+0x1f) /* DMA scatter/gather desc addr low 2 */
  912. #define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
  913. #define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
  914. #define dmaslp (DMA_DCR_BASE+0x25) /* DMA sleep mode register */
  915. #define dmapol (DMA_DCR_BASE+0x26) /* DMA polarity configuration register */
  916. /*-----------------------------------------------------------------------------
  917. | Memory Access Layer
  918. +----------------------------------------------------------------------------*/
  919. #define MAL_DCR_BASE 0x180
  920. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  921. #define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
  922. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  923. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  924. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
  925. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  926. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  927. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  928. #define maltxtattrr (MAL_DCR_BASE+0x08) /* TX PLB attribute reg */
  929. #define maltxbattr (MAL_DCR_BASE+0x09) /* TX descriptor base addr reg */
  930. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
  931. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  932. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  933. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  934. #define malrxtattrr (MAL_DCR_BASE+0x14) /* RX PLB attribute reg */
  935. #define malrxbattr (MAL_DCR_BASE+0x15) /* RX descriptor base addr reg */
  936. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
  937. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
  938. #define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table pointer reg */
  939. #define maltxctp3r (MAL_DCR_BASE+0x23) /* TX 3 Channel table pointer reg */
  940. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
  941. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table pointer reg */
  942. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  943. #define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
  944. #if defined(CONFIG_440GX) || \
  945. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  946. #define malrxctp2r (MAL_DCR_BASE+0x42) /* RX 2 Channel table pointer reg */
  947. #define malrxctp3r (MAL_DCR_BASE+0x43) /* RX 3 Channel table pointer reg */
  948. #define malrxctp8r (MAL_DCR_BASE+0x48) /* RX 8 Channel table pointer reg */
  949. #define malrxctp16r (MAL_DCR_BASE+0x50) /* RX 16 Channel table pointer reg */
  950. #define malrxctp24r (MAL_DCR_BASE+0x58) /* RX 24 Channel table pointer reg */
  951. #define malrcbs2 (MAL_DCR_BASE+0x62) /* RX 2 Channel buffer size reg */
  952. #define malrcbs3 (MAL_DCR_BASE+0x63) /* RX 3 Channel buffer size reg */
  953. #define malrcbs8 (MAL_DCR_BASE+0x68) /* RX 8 Channel buffer size reg */
  954. #define malrcbs16 (MAL_DCR_BASE+0x70) /* RX 16 Channel buffer size reg */
  955. #define malrcbs24 (MAL_DCR_BASE+0x78) /* RX 24 Channel buffer size reg */
  956. #endif /* CONFIG_440GX */
  957. /*-----------------------------------------------------------------------------+
  958. | SDR0 Bit Settings
  959. +-----------------------------------------------------------------------------*/
  960. #if defined(CONFIG_440SP)
  961. #define SDR0_SRST 0x0200
  962. #define SDR0_DDR0 0x00E1
  963. #define SDR0_DDR0_DPLLRST 0x80000000
  964. #define SDR0_DDR0_DDRM_MASK 0x60000000
  965. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  966. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  967. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  968. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  969. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  970. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  971. #endif
  972. #if defined(CONFIG_440SPE) || defined(CONFIG_460SX)
  973. #define SDR0_CP440 0x0180
  974. #define SDR0_CP440_ERPN_MASK 0x30000000
  975. #define SDR0_CP440_ERPN_MASK_HI 0x3000
  976. #define SDR0_CP440_ERPN_MASK_LO 0x0000
  977. #define SDR0_CP440_ERPN_EBC 0x10000000
  978. #define SDR0_CP440_ERPN_EBC_HI 0x1000
  979. #define SDR0_CP440_ERPN_EBC_LO 0x0000
  980. #define SDR0_CP440_ERPN_PCI 0x20000000
  981. #define SDR0_CP440_ERPN_PCI_HI 0x2000
  982. #define SDR0_CP440_ERPN_PCI_LO 0x0000
  983. #define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  984. #define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  985. #define SDR0_CP440_NTO1_MASK 0x00000002
  986. #define SDR0_CP440_NTO1_NTOP 0x00000000
  987. #define SDR0_CP440_NTO1_NTO1 0x00000002
  988. #define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  989. #define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  990. #define SDR0_SDSTP0 0x0020
  991. #define SDR0_SDSTP0_ENG_MASK 0x80000000
  992. #define SDR0_SDSTP0_ENG_PLLDIS 0x00000000
  993. #define SDR0_SDSTP0_ENG_PLLENAB 0x80000000
  994. #define SDR0_SDSTP0_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  995. #define SDR0_SDSTP0_ENG_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  996. #define SDR0_SDSTP0_SRC_MASK 0x40000000
  997. #define SDR0_SDSTP0_SRC_PLLOUTA 0x00000000
  998. #define SDR0_SDSTP0_SRC_PLLOUTB 0x40000000
  999. #define SDR0_SDSTP0_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1000. #define SDR0_SDSTP0_SRC_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1001. #define SDR0_SDSTP0_SEL_MASK 0x38000000
  1002. #define SDR0_SDSTP0_SEL_PLLOUT 0x00000000
  1003. #define SDR0_SDSTP0_SEL_CPU 0x08000000
  1004. #define SDR0_SDSTP0_SEL_EBC 0x28000000
  1005. #define SDR0_SDSTP0_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<27)
  1006. #define SDR0_SDSTP0_SEL_DECODE(n) ((((unsigned long)(n))>>27)&0x07)
  1007. #define SDR0_SDSTP0_TUNE_MASK 0x07FE0000
  1008. #define SDR0_SDSTP0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<17)
  1009. #define SDR0_SDSTP0_TUNE_DECODE(n) ((((unsigned long)(n))>>17)&0x3FF)
  1010. #define SDR0_SDSTP0_FBDV_MASK 0x0001F000
  1011. #define SDR0_SDSTP0_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
  1012. #define SDR0_SDSTP0_FBDV_DECODE(n) ((((((unsigned long)(n))>>12)-1)&0x1F)+1)
  1013. #define SDR0_SDSTP0_FWDVA_MASK 0x00000F00
  1014. #define SDR0_SDSTP0_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<8)
  1015. #define SDR0_SDSTP0_FWDVA_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x0F)+1)
  1016. #define SDR0_SDSTP0_FWDVB_MASK 0x000000E0
  1017. #define SDR0_SDSTP0_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<5)
  1018. #define SDR0_SDSTP0_FWDVB_DECODE(n) ((((((unsigned long)(n))>>5)-1)&0x07)+1)
  1019. #define SDR0_SDSTP0_PRBDV0_MASK 0x0000001C
  1020. #define SDR0_SDSTP0_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<2)
  1021. #define SDR0_SDSTP0_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>2)-1)&0x07)+1)
  1022. #define SDR0_SDSTP0_OPBDV0_MASK 0x00000003
  1023. #define SDR0_SDSTP0_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<0)
  1024. #define SDR0_SDSTP0_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x03)+1)
  1025. #define SDR0_SDSTP1 0x0021
  1026. #define SDR0_SDSTP1_LFBDV_MASK 0xFC000000
  1027. #define SDR0_SDSTP1_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<26)
  1028. #define SDR0_SDSTP1_LFBDV_DECODE(n) ((((unsigned long)(n))>>26)&0x3F)
  1029. #define SDR0_SDSTP1_PERDV0_MASK 0x03000000
  1030. #define SDR0_SDSTP1_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  1031. #define SDR0_SDSTP1_PERDV0_DECODE(n) ((((unsigned long)(n))>>24)&0x03)
  1032. #define SDR0_SDSTP1_MALDV0_MASK 0x00C00000
  1033. #define SDR0_SDSTP1_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<22)
  1034. #define SDR0_SDSTP1_MALDV0_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  1035. #define SDR0_SDSTP1_DDR_MODE_MASK 0x00300000
  1036. #define SDR0_SDSTP1_DDR1_MODE 0x00100000
  1037. #define SDR0_SDSTP1_DDR2_MODE 0x00200000
  1038. #define SDR0_SDSTP1_DDR_ENCODE(n) ((((unsigned long)(n))&0x03)<<20)
  1039. #define SDR0_SDSTP1_DDR_DECODE(n) ((((unsigned long)(n))>>20)&0x03)
  1040. #define SDR0_SDSTP1_ERPN_MASK 0x00080000
  1041. #define SDR0_SDSTP1_ERPN_EBC 0x00000000
  1042. #define SDR0_SDSTP1_ERPN_PCI 0x00080000
  1043. #define SDR0_SDSTP1_PAE_MASK 0x00040000
  1044. #define SDR0_SDSTP1_PAE_DISABLE 0x00000000
  1045. #define SDR0_SDSTP1_PAE_ENABLE 0x00040000
  1046. #define SDR0_SDSTP1_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  1047. #define SDR0_SDSTP1_PAE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  1048. #define SDR0_SDSTP1_PHCE_MASK 0x00020000
  1049. #define SDR0_SDSTP1_PHCE_DISABLE 0x00000000
  1050. #define SDR0_SDSTP1_PHCE_ENABLE 0x00020000
  1051. #define SDR0_SDSTP1_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  1052. #define SDR0_SDSTP1_PHCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  1053. #define SDR0_SDSTP1_PISE_MASK 0x00010000
  1054. #define SDR0_SDSTP1_PISE_DISABLE 0x00000000
  1055. #define SDR0_SDSTP1_PISE_ENABLE 0x00001000
  1056. #define SDR0_SDSTP1_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  1057. #define SDR0_SDSTP1_PISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  1058. #define SDR0_SDSTP1_PCWE_MASK 0x00008000
  1059. #define SDR0_SDSTP1_PCWE_DISABLE 0x00000000
  1060. #define SDR0_SDSTP1_PCWE_ENABLE 0x00008000
  1061. #define SDR0_SDSTP1_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  1062. #define SDR0_SDSTP1_PCWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  1063. #define SDR0_SDSTP1_PPIM_MASK 0x00007800
  1064. #define SDR0_SDSTP1_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  1065. #define SDR0_SDSTP1_PPIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  1066. #define SDR0_SDSTP1_PR64E_MASK 0x00000400
  1067. #define SDR0_SDSTP1_PR64E_DISABLE 0x00000000
  1068. #define SDR0_SDSTP1_PR64E_ENABLE 0x00000400
  1069. #define SDR0_SDSTP1_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<10)
  1070. #define SDR0_SDSTP1_PR64E_DECODE(n) ((((unsigned long)(n))>>10)&0x01)
  1071. #define SDR0_SDSTP1_PXFS_MASK 0x00000300
  1072. #define SDR0_SDSTP1_PXFS_100_133 0x00000000
  1073. #define SDR0_SDSTP1_PXFS_66_100 0x00000100
  1074. #define SDR0_SDSTP1_PXFS_50_66 0x00000200
  1075. #define SDR0_SDSTP1_PXFS_0_50 0x00000300
  1076. #define SDR0_SDSTP1_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  1077. #define SDR0_SDSTP1_PXFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  1078. #define SDR0_SDSTP1_EBCW_MASK 0x00000080 /* SOP */
  1079. #define SDR0_SDSTP1_EBCW_8_BITS 0x00000000 /* SOP */
  1080. #define SDR0_SDSTP1_EBCW_16_BITS 0x00000080 /* SOP */
  1081. #define SDR0_SDSTP1_DBGEN_MASK 0x00000030 /* $218C */
  1082. #define SDR0_SDSTP1_DBGEN_FUNC 0x00000000
  1083. #define SDR0_SDSTP1_DBGEN_TRACE 0x00000010
  1084. #define SDR0_SDSTP1_DBGEN_ENCODE(n) ((((unsigned long)(n))&0x03)<<4) /* $218C */
  1085. #define SDR0_SDSTP1_DBGEN_DECODE(n) ((((unsigned long)(n))>>4)&0x03) /* $218C */
  1086. #define SDR0_SDSTP1_ETH_MASK 0x00000004
  1087. #define SDR0_SDSTP1_ETH_10_100 0x00000000
  1088. #define SDR0_SDSTP1_ETH_GIGA 0x00000004
  1089. #define SDR0_SDSTP1_ETH_ENCODE(n) ((((unsigned long)(n))&0x01)<<2)
  1090. #define SDR0_SDSTP1_ETH_DECODE(n) ((((unsigned long)(n))>>2)&0x01)
  1091. #define SDR0_SDSTP1_NTO1_MASK 0x00000001
  1092. #define SDR0_SDSTP1_NTO1_DISABLE 0x00000000
  1093. #define SDR0_SDSTP1_NTO1_ENABLE 0x00000001
  1094. #define SDR0_SDSTP1_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<0)
  1095. #define SDR0_SDSTP1_NTO1_DECODE(n) ((((unsigned long)(n))>>0)&0x01)
  1096. #define SDR0_SDSTP2 0x0022
  1097. #define SDR0_SDSTP2_P1AE_MASK 0x80000000
  1098. #define SDR0_SDSTP2_P1AE_DISABLE 0x00000000
  1099. #define SDR0_SDSTP2_P1AE_ENABLE 0x80000000
  1100. #define SDR0_SDSTP2_P1AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  1101. #define SDR0_SDSTP2_P1AE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  1102. #define SDR0_SDSTP2_P1HCE_MASK 0x40000000
  1103. #define SDR0_SDSTP2_P1HCE_DISABLE 0x00000000
  1104. #define SDR0_SDSTP2_P1HCE_ENABLE 0x40000000
  1105. #define SDR0_SDSTP2_P1HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1106. #define SDR0_SDSTP2_P1HCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1107. #define SDR0_SDSTP2_P1ISE_MASK 0x20000000
  1108. #define SDR0_SDSTP2_P1ISE_DISABLE 0x00000000
  1109. #define SDR0_SDSTP2_P1ISE_ENABLE 0x20000000
  1110. #define SDR0_SDSTP2_P1ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1111. #define SDR0_SDSTP2_P1ISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1112. #define SDR0_SDSTP2_P1CWE_MASK 0x10000000
  1113. #define SDR0_SDSTP2_P1CWE_DISABLE 0x00000000
  1114. #define SDR0_SDSTP2_P1CWE_ENABLE 0x10000000
  1115. #define SDR0_SDSTP2_P1CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  1116. #define SDR0_SDSTP2_P1CWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  1117. #define SDR0_SDSTP2_P1PIM_MASK 0x0F000000
  1118. #define SDR0_SDSTP2_P1PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  1119. #define SDR0_SDSTP2_P1PIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  1120. #define SDR0_SDSTP2_P1R64E_MASK 0x00800000
  1121. #define SDR0_SDSTP2_P1R64E_DISABLE 0x00000000
  1122. #define SDR0_SDSTP2_P1R64E_ENABLE 0x00800000
  1123. #define SDR0_SDSTP2_P1R64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  1124. #define SDR0_SDSTP2_P1R64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  1125. #define SDR0_SDSTP2_P1XFS_MASK 0x00600000
  1126. #define SDR0_SDSTP2_P1XFS_100_133 0x00000000
  1127. #define SDR0_SDSTP2_P1XFS_66_100 0x00200000
  1128. #define SDR0_SDSTP2_P1XFS_50_66 0x00400000
  1129. #define SDR0_SDSTP2_P1XFS_0_50 0x00600000
  1130. #define SDR0_SDSTP2_P1XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  1131. #define SDR0_SDSTP2_P1XFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  1132. #define SDR0_SDSTP2_P2AE_MASK 0x00040000
  1133. #define SDR0_SDSTP2_P2AE_DISABLE 0x00000000
  1134. #define SDR0_SDSTP2_P2AE_ENABLE 0x00040000
  1135. #define SDR0_SDSTP2_P2AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  1136. #define SDR0_SDSTP2_P2AE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  1137. #define SDR0_SDSTP2_P2HCE_MASK 0x00020000
  1138. #define SDR0_SDSTP2_P2HCE_DISABLE 0x00000000
  1139. #define SDR0_SDSTP2_P2HCE_ENABLE 0x00020000
  1140. #define SDR0_SDSTP2_P2HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  1141. #define SDR0_SDSTP2_P2HCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  1142. #define SDR0_SDSTP2_P2ISE_MASK 0x00010000
  1143. #define SDR0_SDSTP2_P2ISE_DISABLE 0x00000000
  1144. #define SDR0_SDSTP2_P2ISE_ENABLE 0x00010000
  1145. #define SDR0_SDSTP2_P2ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  1146. #define SDR0_SDSTP2_P2ISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  1147. #define SDR0_SDSTP2_P2CWE_MASK 0x00008000
  1148. #define SDR0_SDSTP2_P2CWE_DISABLE 0x00000000
  1149. #define SDR0_SDSTP2_P2CWE_ENABLE 0x00008000
  1150. #define SDR0_SDSTP2_P2CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  1151. #define SDR0_SDSTP2_P2CWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  1152. #define SDR0_SDSTP2_P2PIM_MASK 0x00007800
  1153. #define SDR0_SDSTP2_P2PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  1154. #define SDR0_SDSTP2_P2PIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  1155. #define SDR0_SDSTP2_P2XFS_MASK 0x00000300
  1156. #define SDR0_SDSTP2_P2XFS_100_133 0x00000000
  1157. #define SDR0_SDSTP2_P2XFS_66_100 0x00000100
  1158. #define SDR0_SDSTP2_P2XFS_50_66 0x00000200
  1159. #define SDR0_SDSTP2_P2XFS_0_50 0x00000100
  1160. #define SDR0_SDSTP2_P2XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  1161. #define SDR0_SDSTP2_P2XFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  1162. #define SDR0_SDSTP3 0x0023
  1163. #define SDR0_PINSTP 0x0040
  1164. #define SDR0_PINSTP_BOOTSTRAP_MASK 0xC0000000 /* Strap Bits */
  1165. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS0 0x00000000 /* Default strap settings 0 (EBC boot) */
  1166. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS1 0x40000000 /* Default strap settings 1 (PCI boot) */
  1167. #define SDR0_PINSTP_BOOTSTRAP_IIC_54_EN 0x80000000 /* Serial Device Enabled - Addr = 0x54 */
  1168. #define SDR0_PINSTP_BOOTSTRAP_IIC_50_EN 0xC0000000 /* Serial Device Enabled - Addr = 0x50 */
  1169. #define SDR0_SDCS 0x0060
  1170. #define SDR0_ECID0 0x0080
  1171. #define SDR0_ECID1 0x0081
  1172. #define SDR0_ECID2 0x0082
  1173. #define SDR0_JTAG 0x00C0
  1174. #define SDR0_DDR0 0x00E1
  1175. #define SDR0_DDR0_DPLLRST 0x80000000
  1176. #define SDR0_DDR0_DDRM_MASK 0x60000000
  1177. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  1178. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  1179. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  1180. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  1181. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  1182. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  1183. #define SDR0_UART0 0x0120
  1184. #define SDR0_UART1 0x0121
  1185. #define SDR0_UART2 0x0122
  1186. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  1187. #define SDR0_UARTX_UXICS_PLB 0x20000000
  1188. #define SDR0_UARTX_UXEC_MASK 0x00800000
  1189. #define SDR0_UARTX_UXEC_INT 0x00000000
  1190. #define SDR0_UARTX_UXEC_EXT 0x00800000
  1191. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  1192. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  1193. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  1194. #define SDR0_CP440 0x0180
  1195. #define SDR0_CP440_ERPN_MASK 0x30000000
  1196. #define SDR0_CP440_ERPN_MASK_HI 0x3000
  1197. #define SDR0_CP440_ERPN_MASK_LO 0x0000
  1198. #define SDR0_CP440_ERPN_EBC 0x10000000
  1199. #define SDR0_CP440_ERPN_EBC_HI 0x1000
  1200. #define SDR0_CP440_ERPN_EBC_LO 0x0000
  1201. #define SDR0_CP440_ERPN_PCI 0x20000000
  1202. #define SDR0_CP440_ERPN_PCI_HI 0x2000
  1203. #define SDR0_CP440_ERPN_PCI_LO 0x0000
  1204. #define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  1205. #define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  1206. #define SDR0_CP440_NTO1_MASK 0x00000002
  1207. #define SDR0_CP440_NTO1_NTOP 0x00000000
  1208. #define SDR0_CP440_NTO1_NTO1 0x00000002
  1209. #define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  1210. #define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  1211. #define SDR0_XCR0 0x01C0
  1212. #define SDR0_XCR1 0x01C3
  1213. #define SDR0_XCR2 0x01C6
  1214. #define SDR0_XCRn_PAE_MASK 0x80000000
  1215. #define SDR0_XCRn_PAE_DISABLE 0x00000000
  1216. #define SDR0_XCRn_PAE_ENABLE 0x80000000
  1217. #define SDR0_XCRn_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  1218. #define SDR0_XCRn_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  1219. #define SDR0_XCRn_PHCE_MASK 0x40000000
  1220. #define SDR0_XCRn_PHCE_DISABLE 0x00000000
  1221. #define SDR0_XCRn_PHCE_ENABLE 0x40000000
  1222. #define SDR0_XCRn_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1223. #define SDR0_XCRn_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1224. #define SDR0_XCRn_PISE_MASK 0x20000000
  1225. #define SDR0_XCRn_PISE_DISABLE 0x00000000
  1226. #define SDR0_XCRn_PISE_ENABLE 0x20000000
  1227. #define SDR0_XCRn_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1228. #define SDR0_XCRn_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1229. #define SDR0_XCRn_PCWE_MASK 0x10000000
  1230. #define SDR0_XCRn_PCWE_DISABLE 0x00000000
  1231. #define SDR0_XCRn_PCWE_ENABLE 0x10000000
  1232. #define SDR0_XCRn_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  1233. #define SDR0_XCRn_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  1234. #define SDR0_XCRn_PPIM_MASK 0x0F000000
  1235. #define SDR0_XCRn_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  1236. #define SDR0_XCRn_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  1237. #define SDR0_XCRn_PR64E_MASK 0x00800000
  1238. #define SDR0_XCRn_PR64E_DISABLE 0x00000000
  1239. #define SDR0_XCRn_PR64E_ENABLE 0x00800000
  1240. #define SDR0_XCRn_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  1241. #define SDR0_XCRn_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  1242. #define SDR0_XCRn_PXFS_MASK 0x00600000
  1243. #define SDR0_XCRn_PXFS_100_133 0x00000000
  1244. #define SDR0_XCRn_PXFS_66_100 0x00200000
  1245. #define SDR0_XCRn_PXFS_50_66 0x00400000
  1246. #define SDR0_XCRn_PXFS_0_33 0x00600000
  1247. #define SDR0_XCRn_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  1248. #define SDR0_XCRn_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  1249. #define SDR0_XPLLC0 0x01C1
  1250. #define SDR0_XPLLD0 0x01C2
  1251. #define SDR0_XPLLC1 0x01C4
  1252. #define SDR0_XPLLD1 0x01C5
  1253. #define SDR0_XPLLC2 0x01C7
  1254. #define SDR0_XPLLD2 0x01C8
  1255. #define SDR0_SRST 0x0200
  1256. #define SDR0_SLPIPE 0x0220
  1257. #define SDR0_AMP0 0x0240
  1258. #define SDR0_AMP0_PRIORITY 0xFFFF0000
  1259. #define SDR0_AMP0_ALTERNATE_PRIORITY 0x0000FF00
  1260. #define SDR0_AMP0_RESERVED_BITS_MASK 0x000000FF
  1261. #define SDR0_AMP1 0x0241
  1262. #define SDR0_AMP1_PRIORITY 0xFC000000
  1263. #define SDR0_AMP1_ALTERNATE_PRIORITY 0x0000E000
  1264. #define SDR0_AMP1_RESERVED_BITS_MASK 0x03FF1FFF
  1265. #define SDR0_MIRQ0 0x0260
  1266. #define SDR0_MIRQ1 0x0261
  1267. #define SDR0_MALTBL 0x0280
  1268. #define SDR0_MALRBL 0x02A0
  1269. #define SDR0_MALTBS 0x02C0
  1270. #define SDR0_MALRBS 0x02E0
  1271. /* Reserved for Customer Use */
  1272. #define SDR0_CUST0 0x4000
  1273. #define SDR0_CUST0_AUTONEG_MASK 0x8000000
  1274. #define SDR0_CUST0_NO_AUTONEG 0x0000000
  1275. #define SDR0_CUST0_AUTONEG 0x8000000
  1276. #define SDR0_CUST0_ETH_FORCE_MASK 0x6000000
  1277. #define SDR0_CUST0_ETH_FORCE_10MHZ 0x0000000
  1278. #define SDR0_CUST0_ETH_FORCE_100MHZ 0x2000000
  1279. #define SDR0_CUST0_ETH_FORCE_1000MHZ 0x4000000
  1280. #define SDR0_CUST0_ETH_DUPLEX_MASK 0x1000000
  1281. #define SDR0_CUST0_ETH_HALF_DUPLEX 0x0000000
  1282. #define SDR0_CUST0_ETH_FULL_DUPLEX 0x1000000
  1283. #define SDR0_SDSTP4 0x4001
  1284. #define SDR0_CUST1 0x4002
  1285. #define SDR0_SDSTP5 0x4003
  1286. #define SDR0_CUST2 0x4004
  1287. #define SDR0_SDSTP6 0x4005
  1288. #define SDR0_CUST3 0x4006
  1289. #define SDR0_SDSTP7 0x4007
  1290. #define SDR0_PFC0 0x4100
  1291. #define SDR0_PFC0_GPIO_0 0x80000000
  1292. #define SDR0_PFC0_PCIX0REQ2_N 0x00000000
  1293. #define SDR0_PFC0_GPIO_1 0x40000000
  1294. #define SDR0_PFC0_PCIX0REQ3_N 0x00000000
  1295. #define SDR0_PFC0_GPIO_2 0x20000000
  1296. #define SDR0_PFC0_PCIX0GNT2_N 0x00000000
  1297. #define SDR0_PFC0_GPIO_3 0x10000000
  1298. #define SDR0_PFC0_PCIX0GNT3_N 0x00000000
  1299. #define SDR0_PFC0_GPIO_4 0x08000000
  1300. #define SDR0_PFC0_PCIX1REQ2_N 0x00000000
  1301. #define SDR0_PFC0_GPIO_5 0x04000000
  1302. #define SDR0_PFC0_PCIX1REQ3_N 0x00000000
  1303. #define SDR0_PFC0_GPIO_6 0x02000000
  1304. #define SDR0_PFC0_PCIX1GNT2_N 0x00000000
  1305. #define SDR0_PFC0_GPIO_7 0x01000000
  1306. #define SDR0_PFC0_PCIX1GNT3_N 0x00000000
  1307. #define SDR0_PFC0_GPIO_8 0x00800000
  1308. #define SDR0_PFC0_PERREADY 0x00000000
  1309. #define SDR0_PFC0_GPIO_9 0x00400000
  1310. #define SDR0_PFC0_PERCS1_N 0x00000000
  1311. #define SDR0_PFC0_GPIO_10 0x00200000
  1312. #define SDR0_PFC0_PERCS2_N 0x00000000
  1313. #define SDR0_PFC0_GPIO_11 0x00100000
  1314. #define SDR0_PFC0_IRQ0 0x00000000
  1315. #define SDR0_PFC0_GPIO_12 0x00080000
  1316. #define SDR0_PFC0_IRQ1 0x00000000
  1317. #define SDR0_PFC0_GPIO_13 0x00040000
  1318. #define SDR0_PFC0_IRQ2 0x00000000
  1319. #define SDR0_PFC0_GPIO_14 0x00020000
  1320. #define SDR0_PFC0_IRQ3 0x00000000
  1321. #define SDR0_PFC0_GPIO_15 0x00010000
  1322. #define SDR0_PFC0_IRQ4 0x00000000
  1323. #define SDR0_PFC0_GPIO_16 0x00008000
  1324. #define SDR0_PFC0_IRQ5 0x00000000
  1325. #define SDR0_PFC0_GPIO_17 0x00004000
  1326. #define SDR0_PFC0_PERBE0_N 0x00000000
  1327. #define SDR0_PFC0_GPIO_18 0x00002000
  1328. #define SDR0_PFC0_PCI0GNT0_N 0x00000000
  1329. #define SDR0_PFC0_GPIO_19 0x00001000
  1330. #define SDR0_PFC0_PCI0GNT1_N 0x00000000
  1331. #define SDR0_PFC0_GPIO_20 0x00000800
  1332. #define SDR0_PFC0_PCI0REQ0_N 0x00000000
  1333. #define SDR0_PFC0_GPIO_21 0x00000400
  1334. #define SDR0_PFC0_PCI0REQ1_N 0x00000000
  1335. #define SDR0_PFC0_GPIO_22 0x00000200
  1336. #define SDR0_PFC0_PCI1GNT0_N 0x00000000
  1337. #define SDR0_PFC0_GPIO_23 0x00000100
  1338. #define SDR0_PFC0_PCI1GNT1_N 0x00000000
  1339. #define SDR0_PFC0_GPIO_24 0x00000080
  1340. #define SDR0_PFC0_PCI1REQ0_N 0x00000000
  1341. #define SDR0_PFC0_GPIO_25 0x00000040
  1342. #define SDR0_PFC0_PCI1REQ1_N 0x00000000
  1343. #define SDR0_PFC0_GPIO_26 0x00000020
  1344. #define SDR0_PFC0_PCI2GNT0_N 0x00000000
  1345. #define SDR0_PFC0_GPIO_27 0x00000010
  1346. #define SDR0_PFC0_PCI2GNT1_N 0x00000000
  1347. #define SDR0_PFC0_GPIO_28 0x00000008
  1348. #define SDR0_PFC0_PCI2REQ0_N 0x00000000
  1349. #define SDR0_PFC0_GPIO_29 0x00000004
  1350. #define SDR0_PFC0_PCI2REQ1_N 0x00000000
  1351. #define SDR0_PFC0_GPIO_30 0x00000002
  1352. #define SDR0_PFC0_UART1RX 0x00000000
  1353. #define SDR0_PFC0_GPIO_31 0x00000001
  1354. #define SDR0_PFC0_UART1TX 0x00000000
  1355. #define SDR0_PFC1 0x4101
  1356. #define SDR0_PFC1_UART1_CTS_RTS_MASK 0x02000000
  1357. #define SDR0_PFC1_UART1_DSR_DTR 0x00000000
  1358. #define SDR0_PFC1_UART1_CTS_RTS 0x02000000
  1359. #define SDR0_PFC1_UART2_IN_SERVICE_MASK 0x01000000
  1360. #define SDR0_PFC1_UART2_NOT_IN_SERVICE 0x00000000
  1361. #define SDR0_PFC1_UART2_IN_SERVICE 0x01000000
  1362. #define SDR0_PFC1_ETH_GIGA_MASK 0x00200000
  1363. #define SDR0_PFC1_ETH_10_100 0x00000000
  1364. #define SDR0_PFC1_ETH_GIGA 0x00200000
  1365. #define SDR0_PFC1_ETH_GIGA_ENCODE(n) ((((unsigned long)(n))&0x1)<<21)
  1366. #define SDR0_PFC1_ETH_GIGA_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  1367. #define SDR0_PFC1_CPU_TRACE_MASK 0x00180000 /* $218C */
  1368. #define SDR0_PFC1_CPU_NO_TRACE 0x00000000
  1369. #define SDR0_PFC1_CPU_TRACE 0x00080000
  1370. #define SDR0_PFC1_CPU_TRACE_ENCODE(n) ((((unsigned long)(n))&0x3)<<19) /* $218C */
  1371. #define SDR0_PFC1_CPU_TRACE_DECODE(n) ((((unsigned long)(n))>>19)&0x03) /* $218C */
  1372. #define SDR0_MFR 0x4300
  1373. #endif /* CONFIG_440SPE */
  1374. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1375. /* Pin Function Control Register 0 (SDR0_PFC0) */
  1376. #define SDR0_PFC0 0x4100
  1377. #define SDR0_PFC0_DBG 0x00008000 /* debug enable */
  1378. #define SDR0_PFC0_G49E 0x00004000 /* GPIO 49 enable */
  1379. #define SDR0_PFC0_G50E 0x00002000 /* GPIO 50 enable */
  1380. #define SDR0_PFC0_G51E 0x00001000 /* GPIO 51 enable */
  1381. #define SDR0_PFC0_G52E 0x00000800 /* GPIO 52 enable */
  1382. #define SDR0_PFC0_G53E 0x00000400 /* GPIO 53 enable */
  1383. #define SDR0_PFC0_G54E 0x00000200 /* GPIO 54 enable */
  1384. #define SDR0_PFC0_G55E 0x00000100 /* GPIO 55 enable */
  1385. #define SDR0_PFC0_G56E 0x00000080 /* GPIO 56 enable */
  1386. #define SDR0_PFC0_G57E 0x00000040 /* GPIO 57 enable */
  1387. #define SDR0_PFC0_G58E 0x00000020 /* GPIO 58 enable */
  1388. #define SDR0_PFC0_G59E 0x00000010 /* GPIO 59 enable */
  1389. #define SDR0_PFC0_G60E 0x00000008 /* GPIO 60 enable */
  1390. #define SDR0_PFC0_G61E 0x00000004 /* GPIO 61 enable */
  1391. #define SDR0_PFC0_G62E 0x00000002 /* GPIO 62 enable */
  1392. #define SDR0_PFC0_G63E 0x00000001 /* GPIO 63 enable */
  1393. /* Pin Function Control Register 1 (SDR0_PFC1) */
  1394. #define SDR0_PFC1 0x4101
  1395. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  1396. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  1397. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  1398. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  1399. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  1400. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  1401. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  1402. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins*/
  1403. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins*/
  1404. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  1405. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  1406. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  1407. /* Ethernet PLL Configuration Register (SDR0_ETH_PLL) */
  1408. #define SDR0_ETH_PLL 0x4102
  1409. #define SDR0_ETH_PLL_PLLLOCK 0x80000000 /*Ethernet PLL lock indication*/
  1410. #define SDR0_ETH_PLL_REF_CLK_SEL 0x10000000 /* Ethernet reference clock */
  1411. #define SDR0_ETH_PLL_BYPASS 0x08000000 /* bypass mode enable */
  1412. #define SDR0_ETH_PLL_STOPCLK 0x04000000 /* output clock disable */
  1413. #define SDR0_ETH_PLL_TUNE_MASK 0x03FF0000 /* loop stability tuning bits */
  1414. #define SDR0_ETH_PLL_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3ff)<<16)
  1415. #define SDR0_ETH_PLL_MULTI_MASK 0x0000FF00 /* frequency multiplication */
  1416. #define SDR0_ETH_PLL_MULTI_ENCODE(n) ((((unsigned long)(n))&0xff)<<8)
  1417. #define SDR0_ETH_PLL_RANGEB_MASK 0x000000F0 /* PLLOUTB/C frequency */
  1418. #define SDR0_ETH_PLL_RANGEB_ENCODE(n) ((((unsigned long)(n))&0x0f)<<4)
  1419. #define SDR0_ETH_PLL_RANGEA_MASK 0x0000000F /* PLLOUTA frequency */
  1420. #define SDR0_ETH_PLL_RANGEA_ENCODE(n) (((unsigned long)(n))&0x0f)
  1421. /* Ethernet Configuration Register (SDR0_ETH_CFG) */
  1422. #define SDR0_ETH_CFG 0x4103
  1423. #define SDR0_ETH_CFG_SGMII3_LPBK 0x00800000 /* SGMII3 port loopback enable */
  1424. #define SDR0_ETH_CFG_SGMII2_LPBK 0x00400000 /* SGMII2 port loopback enable */
  1425. #define SDR0_ETH_CFG_SGMII1_LPBK 0x00200000 /* SGMII1 port loopback enable */
  1426. #define SDR0_ETH_CFG_SGMII0_LPBK 0x00100000 /* SGMII0 port loopback enable */
  1427. #define SDR0_ETH_CFG_SGMII_MASK 0x00070000 /* SGMII Mask */
  1428. #define SDR0_ETH_CFG_SGMII2_ENABLE 0x00040000 /* SGMII2 port enable */
  1429. #define SDR0_ETH_CFG_SGMII1_ENABLE 0x00020000 /* SGMII1 port enable */
  1430. #define SDR0_ETH_CFG_SGMII0_ENABLE 0x00010000 /* SGMII0 port enable */
  1431. #define SDR0_ETH_CFG_TAHOE1_BYPASS 0x00002000 /* TAHOE1 Bypass selector */
  1432. #define SDR0_ETH_CFG_TAHOE0_BYPASS 0x00001000 /* TAHOE0 Bypass selector */
  1433. #define SDR0_ETH_CFG_EMAC3_PHY_CLK_SEL 0x00000800 /* EMAC 3 PHY clock selector */
  1434. #define SDR0_ETH_CFG_EMAC2_PHY_CLK_SEL 0x00000400 /* EMAC 2 PHY clock selector */
  1435. #define SDR0_ETH_CFG_EMAC1_PHY_CLK_SEL 0x00000200 /* EMAC 1 PHY clock selector */
  1436. #define SDR0_ETH_CFG_EMAC0_PHY_CLK_SEL 0x00000100 /* EMAC 0 PHY clock selector */
  1437. #define SDR0_ETH_CFG_EMAC_2_1_SWAP 0x00000080 /* Swap EMAC2 with EMAC1 */
  1438. #define SDR0_ETH_CFG_EMAC_0_3_SWAP 0x00000040 /* Swap EMAC0 with EMAC3 */
  1439. #define SDR0_ETH_CFG_MDIO_SEL_MASK 0x00000030 /* MDIO source selector mask */
  1440. #define SDR0_ETH_CFG_MDIO_SEL_EMAC0 0x00000000 /* MDIO source - EMAC0 */
  1441. #define SDR0_ETH_CFG_MDIO_SEL_EMAC1 0x00000010 /* MDIO source - EMAC1 */
  1442. #define SDR0_ETH_CFG_MDIO_SEL_EMAC2 0x00000020 /* MDIO source - EMAC2 */
  1443. #define SDR0_ETH_CFG_MDIO_SEL_EMAC3 0x00000030 /* MDIO source - EMAC3 */
  1444. #define SDR0_ETH_CFG_ZMII_MODE_MASK 0x0000000C /* ZMII bridge mode selector mask */
  1445. #define SDR0_ETH_CFG_ZMII_SEL_MII 0x00000000 /* ZMII bridge mode - MII */
  1446. #define SDR0_ETH_CFG_ZMII_SEL_SMII 0x00000004 /* ZMII bridge mode - SMII */
  1447. #define SDR0_ETH_CFG_ZMII_SEL_RMII_10 0x00000008 /* ZMII bridge mode - RMII (10 Mbps) */
  1448. #define SDR0_ETH_CFG_ZMII_SEL_RMII_100 0x0000000C /* ZMII bridge mode - RMII (100 Mbps) */
  1449. #define SDR0_ETH_CFG_GMC1_BRIDGE_SEL 0x00000002 /* GMC Port 1 bridge selector */
  1450. #define SDR0_ETH_CFG_GMC0_BRIDGE_SEL 0x00000001 /* GMC Port 0 bridge selector */
  1451. #define SDR0_ETH_CFG_ZMII_MODE_SHIFT 4
  1452. #define SDR0_ETH_CFG_ZMII_MII_MODE 0x00
  1453. #define SDR0_ETH_CFG_ZMII_SMII_MODE 0x01
  1454. #define SDR0_ETH_CFG_ZMII_RMII_MODE_10M 0x10
  1455. #define SDR0_ETH_CFG_ZMII_RMII_MODE_100M 0x11
  1456. /* Miscealleneaous Function Reg. (SDR0_MFR) */
  1457. #define SDR0_MFR 0x4300
  1458. #define SDR0_MFR_T0TxFL 0x00800000 /* force parity error TAHOE0 Tx FIFO bits 0:63 */
  1459. #define SDR0_MFR_T0TxFH 0x00400000 /* force parity error TAHOE0 Tx FIFO bits 64:127 */
  1460. #define SDR0_MFR_T1TxFL 0x00200000 /* force parity error TAHOE1 Tx FIFO bits 0:63 */
  1461. #define SDR0_MFR_T1TxFH 0x00100000 /* force parity error TAHOE1 Tx FIFO bits 64:127 */
  1462. #define SDR0_MFR_E0TxFL 0x00008000 /* force parity error EMAC0 Tx FIFO bits 0:63 */
  1463. #define SDR0_MFR_E0TxFH 0x00004000 /* force parity error EMAC0 Tx FIFO bits 64:127 */
  1464. #define SDR0_MFR_E0RxFL 0x00002000 /* force parity error EMAC0 Rx FIFO bits 0:63 */
  1465. #define SDR0_MFR_E0RxFH 0x00001000 /* force parity error EMAC0 Rx FIFO bits 64:127 */
  1466. #define SDR0_MFR_E1TxFL 0x00000800 /* force parity error EMAC1 Tx FIFO bits 0:63 */
  1467. #define SDR0_MFR_E1TxFH 0x00000400 /* force parity error EMAC1 Tx FIFO bits 64:127 */
  1468. #define SDR0_MFR_E1RxFL 0x00000200 /* force parity error EMAC1 Rx FIFO bits 0:63 */
  1469. #define SDR0_MFR_E1RxFH 0x00000100 /* force parity error EMAC1 Rx FIFO bits 64:127 */
  1470. #define SDR0_MFR_E2TxFL 0x00000080 /* force parity error EMAC2 Tx FIFO bits 0:63 */
  1471. #define SDR0_MFR_E2TxFH 0x00000040 /* force parity error EMAC2 Tx FIFO bits 64:127 */
  1472. #define SDR0_MFR_E2RxFL 0x00000020 /* force parity error EMAC2 Rx FIFO bits 0:63 */
  1473. #define SDR0_MFR_E2RxFH 0x00000010 /* force parity error EMAC2 Rx FIFO bits 64:127 */
  1474. #define SDR0_MFR_E3TxFL 0x00000008 /* force parity error EMAC3 Tx FIFO bits 0:63 */
  1475. #define SDR0_MFR_E3TxFH 0x00000004 /* force parity error EMAC3 Tx FIFO bits 64:127 */
  1476. #define SDR0_MFR_E3RxFL 0x00000002 /* force parity error EMAC3 Rx FIFO bits 0:63 */
  1477. #define SDR0_MFR_E3RxFH 0x00000001 /* force parity error EMAC3 Rx FIFO bits 64:127 */
  1478. /* EMACx TX Status Register (SDR0_EMACxTXST)*/
  1479. #define SDR0_EMAC0TXST 0x4400
  1480. #define SDR0_EMAC1TXST 0x4401
  1481. #define SDR0_EMAC2TXST 0x4402
  1482. #define SDR0_EMAC3TXST 0x4403
  1483. #define SDR0_EMACxTXST_FUR 0x02000000 /* TX FIFO underrun */
  1484. #define SDR0_EMACxTXST_BC 0x01000000 /* broadcase address */
  1485. #define SDR0_EMACxTXST_MC 0x00800000 /* multicast address */
  1486. #define SDR0_EMACxTXST_UC 0x00400000 /* unicast address */
  1487. #define SDR0_EMACxTXST_FP 0x00200000 /* frame paused by control packet */
  1488. #define SDR0_EMACxTXST_BFCS 0x00100000 /* bad FCS in the transmitted frame */
  1489. #define SDR0_EMACxTXST_CPF 0x00080000 /* TX control pause frame */
  1490. #define SDR0_EMACxTXST_CF 0x00040000 /* TX control frame */
  1491. #define SDR0_EMACxTXST_MSIZ 0x00020000 /* 1024-maxsize bytes transmitted */
  1492. #define SDR0_EMACxTXST_1023 0x00010000 /* 512-1023 bytes transmitted */
  1493. #define SDR0_EMACxTXST_511 0x00008000 /* 256-511 bytes transmitted */
  1494. #define SDR0_EMACxTXST_255 0x00004000 /* 128-255 bytes transmitted */
  1495. #define SDR0_EMACxTXST_127 0x00002000 /* 65-127 bytes transmitted */
  1496. #define SDR0_EMACxTXST_64 0x00001000 /* 64 bytes transmitted */
  1497. #define SDR0_EMACxTXST_SQE 0x00000800 /* SQE indication */
  1498. #define SDR0_EMACxTXST_LOC 0x00000400 /* loss of carrier sense */
  1499. #define SDR0_EMACxTXST_IERR 0x00000080 /* EMAC internal error */
  1500. #define SDR0_EMACxTXST_EDF 0x00000040 /* excessive deferral */
  1501. #define SDR0_EMACxTXST_ECOL 0x00000020 /* excessive collisions */
  1502. #define SDR0_EMACxTXST_LCOL 0x00000010 /* late collision */
  1503. #define SDR0_EMACxTXST_DFFR 0x00000008 /* deferred frame */
  1504. #define SDR0_EMACxTXST_MCOL 0x00000004 /* multiple collision frame */
  1505. #define SDR0_EMACxTXST_SCOL 0x00000002 /* single collision frame */
  1506. #define SDR0_EMACxTXST_TXOK 0x00000001 /* transmit OK */
  1507. /* EMACx RX Status Register (SDR0_EMACxRXST)*/
  1508. #define SDR0_EMAC0RXST 0x4404
  1509. #define SDR0_EMAC1RXST 0x4405
  1510. #define SDR0_EMAC2RXST 0x4406
  1511. #define SDR0_EMAC3RXST 0x4407
  1512. #define SDR0_EMACxRXST_FOR 0x20000000 /* RX FIFO overrun */
  1513. #define SDR0_EMACxRXST_BC 0x10000000 /* broadcast address */
  1514. #define SDR0_EMACxRXST_MC 0x08000000 /* multicast address */
  1515. #define SDR0_EMACxRXST_UC 0x04000000 /* unicast address */
  1516. #define SDR0_EMACxRXST_UPR_MASK 0x03800000 /* user priority field */
  1517. #define SDR0_EMACxRXST_UPR_ENCODE(n) ((((unsigned long)(n))&0x07)<<23)
  1518. #define SDR0_EMACxRXST_VLAN 0x00400000 /* RX VLAN tagged frame */
  1519. #define SDR0_EMACxRXST_LOOP 0x00200000 /* received in loop-back mode */
  1520. #define SDR0_EMACxRXST_UOP 0x00100000 /* RX unsupported opcode */
  1521. #define SDR0_EMACxRXST_CPF 0x00080000 /* RX control pause frame */
  1522. #define SDR0_EMACxRXST_CF 0x00040000 /* RX control frame*/
  1523. #define SDR0_EMACxRXST_MSIZ 0x00020000 /* 1024-MaxSize bytes recieved*/
  1524. #define SDR0_EMACxRXST_1023 0x00010000 /* 512-1023 bytes received */
  1525. #define SDR0_EMACxRXST_511 0x00008000 /* 128-511 bytes received */
  1526. #define SDR0_EMACxRXST_255 0x00004000 /* 128-255 bytes received */
  1527. #define SDR0_EMACxRXST_127 0x00002000 /* 65-127 bytes received */
  1528. #define SDR0_EMACxRXST_64 0x00001000 /* 64 bytes received */
  1529. #define SDR0_EMACxRXST_RUNT 0x00000800 /* runt frame */
  1530. #define SDR0_EMACxRXST_SEVT 0x00000400 /* short event */
  1531. #define SDR0_EMACxRXST_AERR 0x00000200 /* alignment error */
  1532. #define SDR0_EMACxRXST_SERR 0x00000100 /* received with symbol error */
  1533. #define SDR0_EMACxRXST_BURST 0x00000040 /* received burst */
  1534. #define SDR0_EMACxRXST_F2L 0x00000020 /* frame is to long */
  1535. #define SDR0_EMACxRXST_OERR 0x00000010 /* out of range length error */
  1536. #define SDR0_EMACxRXST_IERR 0x00000008 /* in range length error */
  1537. #define SDR0_EMACxRXST_LOST 0x00000004 /* frame lost due to internal EMAC receive error */
  1538. #define SDR0_EMACxRXST_BFCS 0x00000002 /* bad FCS in the recieved frame */
  1539. #define SDR0_EMACxRXST_RXOK 0x00000001 /* Recieve OK */
  1540. /* EMACx TX Status Register (SDR0_EMACxREJCNT)*/
  1541. #define SDR0_EMAC0REJCNT 0x4408
  1542. #define SDR0_EMAC1REJCNT 0x4409
  1543. #define SDR0_EMAC2REJCNT 0x440A
  1544. #define SDR0_EMAC3REJCNT 0x440B
  1545. #define SDR0_DDR0 0x00E1
  1546. #define SDR0_DDR0_DPLLRST 0x80000000
  1547. #define SDR0_DDR0_DDRM_MASK 0x60000000
  1548. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  1549. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  1550. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  1551. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  1552. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  1553. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  1554. #define AHB_TOP 0xA4
  1555. #define AHB_BOT 0xA5
  1556. #define SDR0_AHB_CFG 0x370
  1557. #define SDR0_USB2HOST_CFG 0x371
  1558. #endif /* CONFIG_460EX || CONFIG_460GT */
  1559. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  1560. #if defined(CONFIG_440GP)
  1561. #define CPC0_STRP1_PAE_MASK (0x80000000 >> 11)
  1562. #define CPC0_STRP1_PISE_MASK (0x80000000 >> 13)
  1563. #endif /* defined(CONFIG_440GP) */
  1564. #if defined(CONFIG_440GX) || defined(CONFIG_440SP)
  1565. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13)
  1566. #define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15)
  1567. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  1568. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  1569. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1570. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 21)
  1571. #define SDR0_SDSTP1_PAME_MASK (0x80000000 >> 27)
  1572. #endif /* defined(CONFIG_440EP) || defined(CONFIG_440GR) */
  1573. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  1574. #define SDR0_UARTX_UXICS_PLB 0x20000000
  1575. #define SDR0_UARTX_UXEC_MASK 0x00800000
  1576. #define SDR0_UARTX_UXEC_INT 0x00000000
  1577. #define SDR0_UARTX_UXEC_EXT 0x00800000
  1578. #define SDR0_UARTX_UXDTE_MASK 0x00400000
  1579. #define SDR0_UARTX_UXDTE_DISABLE 0x00000000
  1580. #define SDR0_UARTX_UXDTE_ENABLE 0x00400000
  1581. #define SDR0_UARTX_UXDRE_MASK 0x00200000
  1582. #define SDR0_UARTX_UXDRE_DISABLE 0x00000000
  1583. #define SDR0_UARTX_UXDRE_ENABLE 0x00200000
  1584. #define SDR0_UARTX_UXDC_MASK 0x00100000
  1585. #define SDR0_UARTX_UXDC_NOTCLEARED 0x00000000
  1586. #define SDR0_UARTX_UXDC_CLEARED 0x00100000
  1587. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  1588. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  1589. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  1590. #define SDR0_CPU440_EARV_MASK 0x30000000
  1591. #define SDR0_CPU440_EARV_EBC 0x10000000
  1592. #define SDR0_CPU440_EARV_PCI 0x20000000
  1593. #define SDR0_CPU440_EARV_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  1594. #define SDR0_CPU440_EARV_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  1595. #define SDR0_CPU440_NTO1_MASK 0x00000002
  1596. #define SDR0_CPU440_NTO1_NTOP 0x00000000
  1597. #define SDR0_CPU440_NTO1_NTO1 0x00000002
  1598. #define SDR0_CPU440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  1599. #define SDR0_CPU440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  1600. #define SDR0_XCR_PAE_MASK 0x80000000
  1601. #define SDR0_XCR_PAE_DISABLE 0x00000000
  1602. #define SDR0_XCR_PAE_ENABLE 0x80000000
  1603. #define SDR0_XCR_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  1604. #define SDR0_XCR_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  1605. #define SDR0_XCR_PHCE_MASK 0x40000000
  1606. #define SDR0_XCR_PHCE_DISABLE 0x00000000
  1607. #define SDR0_XCR_PHCE_ENABLE 0x40000000
  1608. #define SDR0_XCR_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1609. #define SDR0_XCR_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1610. #define SDR0_XCR_PISE_MASK 0x20000000
  1611. #define SDR0_XCR_PISE_DISABLE 0x00000000
  1612. #define SDR0_XCR_PISE_ENABLE 0x20000000
  1613. #define SDR0_XCR_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1614. #define SDR0_XCR_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1615. #define SDR0_XCR_PCWE_MASK 0x10000000
  1616. #define SDR0_XCR_PCWE_DISABLE 0x00000000
  1617. #define SDR0_XCR_PCWE_ENABLE 0x10000000
  1618. #define SDR0_XCR_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  1619. #define SDR0_XCR_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  1620. #define SDR0_XCR_PPIM_MASK 0x0F000000
  1621. #define SDR0_XCR_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  1622. #define SDR0_XCR_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  1623. #define SDR0_XCR_PR64E_MASK 0x00800000
  1624. #define SDR0_XCR_PR64E_DISABLE 0x00000000
  1625. #define SDR0_XCR_PR64E_ENABLE 0x00800000
  1626. #define SDR0_XCR_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  1627. #define SDR0_XCR_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  1628. #define SDR0_XCR_PXFS_MASK 0x00600000
  1629. #define SDR0_XCR_PXFS_HIGH 0x00000000
  1630. #define SDR0_XCR_PXFS_MED 0x00200000
  1631. #define SDR0_XCR_PXFS_LOW 0x00400000
  1632. #define SDR0_XCR_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  1633. #define SDR0_XCR_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  1634. #define SDR0_XCR_PDM_MASK 0x00000040
  1635. #define SDR0_XCR_PDM_MULTIPOINT 0x00000000
  1636. #define SDR0_XCR_PDM_P2P 0x00000040
  1637. #define SDR0_XCR_PDM_ENCODE(n) ((((unsigned long)(n))&0x01)<<19)
  1638. #define SDR0_XCR_PDM_DECODE(n) ((((unsigned long)(n))>>19)&0x01)
  1639. #define SDR0_PFC0_UART1_DSR_CTS_EN_MASK 0x00030000
  1640. #define SDR0_PFC0_GEIE_MASK 0x00003E00
  1641. #define SDR0_PFC0_GEIE_TRE 0x00003E00
  1642. #define SDR0_PFC0_GEIE_NOTRE 0x00000000
  1643. #define SDR0_PFC0_TRE_MASK 0x00000100
  1644. #define SDR0_PFC0_TRE_DISABLE 0x00000000
  1645. #define SDR0_PFC0_TRE_ENABLE 0x00000100
  1646. #define SDR0_PFC0_TRE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  1647. #define SDR0_PFC0_TRE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  1648. #define SDR0_PFC1_UART1_DSR_CTS_MASK 0x02000000
  1649. #define SDR0_PFC1_EPS_MASK 0x01C00000
  1650. #define SDR0_PFC1_EPS_GROUP0 0x00000000
  1651. #define SDR0_PFC1_EPS_GROUP1 0x00400000
  1652. #define SDR0_PFC1_EPS_GROUP2 0x00800000
  1653. #define SDR0_PFC1_EPS_GROUP3 0x00C00000
  1654. #define SDR0_PFC1_EPS_GROUP4 0x01000000
  1655. #define SDR0_PFC1_EPS_GROUP5 0x01400000
  1656. #define SDR0_PFC1_EPS_GROUP6 0x01800000
  1657. #define SDR0_PFC1_EPS_GROUP7 0x01C00000
  1658. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  1659. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  1660. #define SDR0_PFC1_RMII_MASK 0x00200000
  1661. #define SDR0_PFC1_RMII_100MBIT 0x00000000
  1662. #define SDR0_PFC1_RMII_10MBIT 0x00200000
  1663. #define SDR0_PFC1_RMII_ENCODE(n) ((((unsigned long)(n))&0x01)<<21)
  1664. #define SDR0_PFC1_RMII_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  1665. #define SDR0_PFC1_CTEMS_MASK 0x00100000
  1666. #define SDR0_PFC1_CTEMS_EMS 0x00000000
  1667. #define SDR0_PFC1_CTEMS_CPUTRACE 0x00100000
  1668. #define SDR0_MFR_TAH0_MASK 0x80000000
  1669. #define SDR0_MFR_TAH0_ENABLE 0x00000000
  1670. #define SDR0_MFR_TAH0_DISABLE 0x80000000
  1671. #define SDR0_MFR_TAH1_MASK 0x40000000
  1672. #define SDR0_MFR_TAH1_ENABLE 0x00000000
  1673. #define SDR0_MFR_TAH1_DISABLE 0x40000000
  1674. #define SDR0_MFR_PCM_MASK 0x20000000
  1675. #define SDR0_MFR_PCM_PPC440GX 0x00000000
  1676. #define SDR0_MFR_PCM_PPC440GP 0x20000000
  1677. #define SDR0_MFR_ECS_MASK 0x10000000
  1678. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  1679. #define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
  1680. #define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
  1681. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  1682. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  1683. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  1684. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  1685. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  1686. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  1687. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  1688. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  1689. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  1690. #if defined(CONFIG_440GX) /* test-only: only 440GX or 440SPE??? */
  1691. #define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
  1692. #define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  1693. #define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
  1694. #define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
  1695. #define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
  1696. #endif
  1697. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1698. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  1699. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  1700. #define SDR0_PFC2_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<29)
  1701. #define SDR0_PFC2_EPS_DECODE(n) ((((unsigned long)(n))>>29)&0x07)
  1702. #endif
  1703. #define SDR0_MFR_ECS_MASK 0x10000000
  1704. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  1705. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1706. #define SDR0_SRST0 0x200
  1707. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  1708. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  1709. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  1710. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  1711. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/transmitter 0 */
  1712. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/transmitter 1 */
  1713. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  1714. #define SDR0_SRST0_USB2H 0x01000000 /* USB2.0 Host */
  1715. #define SDR0_SRST0_GPIO 0x00800000 /* General purpose I/O */
  1716. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  1717. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  1718. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  1719. #define SDR0_SRST0_EMAC0 0x00080000 /* Ethernet media access controller 0 */
  1720. #define SDR0_SRST0_EMAC1 0x00040000 /* Ethernet media access controller 1 */
  1721. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  1722. #define SDR0_SRST0_ZMII 0x00010000 /* ZMII bridge */
  1723. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0 */
  1724. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1 */
  1725. #define SDR0_SRST0_IIC1 0x00002000 /* Inter integrated circuit 1 */
  1726. #define SDR0_SRST0_SCP 0x00001000 /* Serial communications port */
  1727. #define SDR0_SRST0_BGI 0x00000800 /* OPB to PLB bridge */
  1728. #define SDR0_SRST0_DMA 0x00000400 /* Direct memory access controller */
  1729. #define SDR0_SRST0_DMAC 0x00000200 /* DMA channel */
  1730. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  1731. #define SDR0_SRST0_USB2D 0x00000080 /* USB2.0 device */
  1732. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  1733. #define SDR0_SRST0_P4P3 0x00000010 /* PLB4 to PLB3 bridge */
  1734. #define SDR0_SRST0_P3P4 0x00000008 /* PLB3 to PLB4 bridge */
  1735. #define SDR0_SRST0_PLB3 0x00000004 /* PLB3 arbiter */
  1736. #define SDR0_SRST0_UART2 0x00000002 /* Universal asynchronous receiver/transmitter 2 */
  1737. #define SDR0_SRST0_UART3 0x00000001 /* Universal asynchronous receiver/transmitter 3 */
  1738. #define SDR0_SRST1 0x201
  1739. #define SDR0_SRST1_NDFC 0x80000000 /* Nand flash controller */
  1740. #define SDR0_SRST1_OPBA1 0x40000000 /* OPB Arbiter attached to PLB4 */
  1741. #define SDR0_SRST1_P4OPB0 0x20000000 /* PLB4 to OPB Bridge0 */
  1742. #define SDR0_SRST1_PLB42OPB0 SDR0_SRST1_P4OPB0
  1743. #define SDR0_SRST1_DMA4 0x10000000 /* DMA to PLB4 */
  1744. #define SDR0_SRST1_DMA4CH 0x08000000 /* DMA Channel to PLB4 */
  1745. #define SDR0_SRST1_OPBA2 0x04000000 /* OPB Arbiter attached to PLB4 USB 2.0 Host */
  1746. #define SDR0_SRST1_OPB2PLB40 0x02000000 /* OPB to PLB4 Bridge attached to USB 2.0 Host */
  1747. #define SDR0_SRST1_PLB42OPB1 0x01000000 /* PLB4 to OPB Bridge attached to USB 2.0 Host */
  1748. #define SDR0_SRST1_CPM1 0x00800000 /* Clock and Power management 1 */
  1749. #define SDR0_SRST1_UIC2 0x00400000 /* Universal Interrupt Controller 2 */
  1750. #define SDR0_SRST1_CRYP0 0x00200000 /* Security Engine */
  1751. #define SDR0_SRST1_USB20PHY 0x00100000 /* USB 2.0 Phy */
  1752. #define SDR0_SRST1_USB2HUTMI 0x00080000 /* USB 2.0 Host UTMI Interface */
  1753. #define SDR0_SRST1_USB2HPHY 0x00040000 /* USB 2.0 Host Phy Interface */
  1754. #define SDR0_SRST1_SRAM0 0x00020000 /* Internal SRAM Controller */
  1755. #define SDR0_SRST1_RGMII0 0x00010000 /* RGMII Bridge */
  1756. #define SDR0_SRST1_ETHPLL 0x00008000 /* Ethernet PLL */
  1757. #define SDR0_SRST1_FPU 0x00004000 /* Floating Point Unit */
  1758. #define SDR0_SRST1_KASU0 0x00002000 /* Kasumi Engine */
  1759. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1760. #define SDR0_SRST0 0x0200
  1761. #define SDR0_SRST SDR0_SRST0 /* for compatability reasons */
  1762. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  1763. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  1764. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  1765. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  1766. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/transmitter 0 */
  1767. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/transmitter 1 */
  1768. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  1769. #define SDR0_SRST0_IIC1 0x01000000 /* Inter integrated circuit 1 */
  1770. #define SDR0_SRST0_GPIO0 0x00800000 /* General purpose I/O 0 */
  1771. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  1772. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  1773. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  1774. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  1775. #define SDR0_SRST0_IMU 0x00010000 /* I2O DMA */
  1776. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0*/
  1777. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1*/
  1778. #define SDR0_SRST0_SRAM 0x00002000 /* Universal interrupt controller 0*/
  1779. #define SDR0_SRST0_UIC2 0x00001000 /* Universal interrupt controller 2*/
  1780. #define SDR0_SRST0_UIC3 0x00000800 /* Universal interrupt controller 3*/
  1781. #define SDR0_SRST0_OCM 0x00000400 /* Universal interrupt controller 0*/
  1782. #define SDR0_SRST0_UART2 0x00000200 /* Universal asynchronous receiver/transmitter 2 */
  1783. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  1784. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  1785. #define SDR0_SRST0_L2CACHE 0x00000004 /* L2 Cache */
  1786. #define SDR0_SRST0_UART3 0x00000002 /* Universal asynchronous receiver/transmitter 3 */
  1787. #define SDR0_SRST0_GPIO1 0x00000001 /* General purpose I/O 1 */
  1788. #define SDR0_SRST1 0x201
  1789. #define SDR0_SRST1_RLL 0x80000000 /* SRIO RLL */
  1790. #define SDR0_SRST1_SCP 0x40000000 /* Serial communications port */
  1791. #define SDR0_SRST1_PLBARB 0x20000000 /* PLB Arbiter */
  1792. #define SDR0_SRST1_EIPPKP 0x10000000 /* EIPPPKP */
  1793. #define SDR0_SRST1_EIP94 0x08000000 /* EIP 94 */
  1794. #define SDR0_SRST1_EMAC0 0x04000000 /* Ethernet media access controller 0 */
  1795. #define SDR0_SRST1_EMAC1 0x02000000 /* Ethernet media access controller 1 */
  1796. #define SDR0_SRST1_EMAC2 0x01000000 /* Ethernet media access controller 2 */
  1797. #define SDR0_SRST1_EMAC3 0x00800000 /* Ethernet media access controller 3 */
  1798. #define SDR0_SRST1_ZMII 0x00400000 /* Ethernet ZMII/RMII/SMII */
  1799. #define SDR0_SRST1_RGMII0 0x00200000 /* Ethernet RGMII/RTBI 0 */
  1800. #define SDR0_SRST1_RGMII1 0x00100000 /* Ethernet RGMII/RTBI 1 */
  1801. #define SDR0_SRST1_DMA4 0x00080000 /* DMA to PLB4 */
  1802. #define SDR0_SRST1_DMA4CH 0x00040000 /* DMA Channel to PLB4 */
  1803. #define SDR0_SRST1_SATAPHY 0x00020000 /* Serial ATA PHY */
  1804. #define SDR0_SRST1_SRIODEV 0x00010000 /* Serial Rapid IO core, PCS, and serdes */
  1805. #define SDR0_SRST1_SRIOPCS 0x00008000 /* Serial Rapid IO core and PCS */
  1806. #define SDR0_SRST1_NDFC 0x00004000 /* Nand flash controller */
  1807. #define SDR0_SRST1_SRIOPLB 0x00002000 /* Serial Rapid IO PLB */
  1808. #define SDR0_SRST1_ETHPLL 0x00001000 /* Ethernet PLL */
  1809. #define SDR0_SRST1_TAHOE1 0x00000800 /* Ethernet Tahoe 1 */
  1810. #define SDR0_SRST1_TAHOE0 0x00000400 /* Ethernet Tahoe 0 */
  1811. #define SDR0_SRST1_SGMII0 0x00000200 /* Ethernet SGMII 0 */
  1812. #define SDR0_SRST1_SGMII1 0x00000100 /* Ethernet SGMII 1 */
  1813. #define SDR0_SRST1_SGMII2 0x00000080 /* Ethernet SGMII 2 */
  1814. #define SDR0_SRST1_AHB 0x00000040 /* PLB4XAHB bridge */
  1815. #define SDR0_SRST1_USBOTGPHY 0x00000020 /* USB 2.0 OTG PHY */
  1816. #define SDR0_SRST1_USBOTG 0x00000010 /* USB 2.0 OTG controller */
  1817. #define SDR0_SRST1_USBHOST 0x00000008 /* USB 2.0 Host controller */
  1818. #define SDR0_SRST1_AHBDMAC 0x00000004 /* AHB DMA controller */
  1819. #define SDR0_SRST1_AHBICM 0x00000002 /* AHB inter-connect matrix */
  1820. #define SDR0_SRST1_SATA 0x00000001 /* Serial ATA controller */
  1821. #define SDR0_PCI0 0x1c0 /* PCI Configuration Register */
  1822. #else
  1823. #define SDR0_SRST_BGO 0x80000000
  1824. #define SDR0_SRST_PLB 0x40000000
  1825. #define SDR0_SRST_EBC 0x20000000
  1826. #define SDR0_SRST_OPB 0x10000000
  1827. #define SDR0_SRST_UART0 0x08000000
  1828. #define SDR0_SRST_UART1 0x04000000
  1829. #define SDR0_SRST_IIC0 0x02000000
  1830. #define SDR0_SRST_IIC1 0x01000000
  1831. #define SDR0_SRST_GPIO 0x00800000
  1832. #define SDR0_SRST_GPT 0x00400000
  1833. #define SDR0_SRST_DMC 0x00200000
  1834. #define SDR0_SRST_PCI 0x00100000
  1835. #define SDR0_SRST_EMAC0 0x00080000
  1836. #define SDR0_SRST_EMAC1 0x00040000
  1837. #define SDR0_SRST_CPM 0x00020000
  1838. #define SDR0_SRST_IMU 0x00010000
  1839. #define SDR0_SRST_UIC01 0x00008000
  1840. #define SDR0_SRST_UICB2 0x00004000
  1841. #define SDR0_SRST_SRAM 0x00002000
  1842. #define SDR0_SRST_EBM 0x00001000
  1843. #define SDR0_SRST_BGI 0x00000800
  1844. #define SDR0_SRST_DMA 0x00000400
  1845. #define SDR0_SRST_DMAC 0x00000200
  1846. #define SDR0_SRST_MAL 0x00000100
  1847. #define SDR0_SRST_ZMII 0x00000080
  1848. #define SDR0_SRST_GPTR 0x00000040
  1849. #define SDR0_SRST_PPM 0x00000020
  1850. #define SDR0_SRST_EMAC2 0x00000010
  1851. #define SDR0_SRST_EMAC3 0x00000008
  1852. #define SDR0_SRST_RGMII 0x00000001
  1853. #endif
  1854. /*-----------------------------------------------------------------------------+
  1855. | Clocking
  1856. +-----------------------------------------------------------------------------*/
  1857. #if defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1858. defined(CONFIG_460SX)
  1859. #define PLLSYS0_FWD_DIV_A_MASK 0x000000f0 /* Fwd Div A */
  1860. #define PLLSYS0_FWD_DIV_B_MASK 0x0000000f /* Fwd Div B */
  1861. #define PLLSYS0_FB_DIV_MASK 0x0000ff00 /* Feedback divisor */
  1862. #define PLLSYS0_OPB_DIV_MASK 0x0c000000 /* OPB Divisor */
  1863. #define PLLSYS0_PLBEDV0_DIV_MASK 0xe0000000 /* PLB Early Clock Divisor */
  1864. #define PLLSYS0_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  1865. #define PLLSYS0_SEL_MASK 0x18000000 /* 0 = PLL, 1 = PerClk */
  1866. #elif !defined (CONFIG_440GX) && \
  1867. !defined(CONFIG_440EP) && !defined(CONFIG_440GR) && \
  1868. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  1869. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  1870. #define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
  1871. #define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
  1872. #define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
  1873. #define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
  1874. #define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
  1875. #define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
  1876. #define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
  1877. #define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
  1878. #define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
  1879. #define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
  1880. #define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
  1881. #define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  1882. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  1883. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  1884. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  1885. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  1886. #else /* !CONFIG_440GX or CONFIG_440EP or CONFIG_440GR */
  1887. #define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
  1888. #define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
  1889. #define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
  1890. #define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
  1891. #define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
  1892. #define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
  1893. #define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
  1894. #define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
  1895. #define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
  1896. #define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
  1897. #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
  1898. #define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
  1899. #define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
  1900. #define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
  1901. #define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
  1902. #define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
  1903. #define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
  1904. #define PRADV_MASK 0x07000000 /* Primary Divisor A */
  1905. #define PRBDV_MASK 0x07000000 /* Primary Divisor B */
  1906. #define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
  1907. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  1908. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  1909. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  1910. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  1911. /* Strap 1 Register */
  1912. #define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
  1913. #define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  1914. #define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
  1915. #define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
  1916. #define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
  1917. #define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
  1918. #define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
  1919. #define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
  1920. #define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
  1921. #define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
  1922. #define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
  1923. #define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
  1924. #define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
  1925. #define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
  1926. #define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
  1927. #define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
  1928. #define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
  1929. #define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  1930. #endif /* CONFIG_440GX */
  1931. #if defined (CONFIG_440EPX) || defined (CONFIG_440GRX)
  1932. /*--------------------------------------*/
  1933. #define CPR0_PLLC 0x40
  1934. #define CPR0_PLLC_RST_MASK 0x80000000
  1935. #define CPR0_PLLC_RST_PLLLOCKED 0x00000000
  1936. #define CPR0_PLLC_RST_PLLRESET 0x80000000
  1937. #define CPR0_PLLC_ENG_MASK 0x40000000
  1938. #define CPR0_PLLC_ENG_DISABLE 0x00000000
  1939. #define CPR0_PLLC_ENG_ENABLE 0x40000000
  1940. #define CPR0_PLLC_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1941. #define CPR0_PLLC_ENG_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1942. #define CPR0_PLLC_SRC_MASK 0x20000000
  1943. #define CPR0_PLLC_SRC_PLLOUTA 0x00000000
  1944. #define CPR0_PLLC_SRC_PLLOUTB 0x20000000
  1945. #define CPR0_PLLC_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1946. #define CPR0_PLLC_SRC_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1947. #define CPR0_PLLC_SEL_MASK 0x07000000
  1948. #define CPR0_PLLC_SEL_PLL 0x00000000
  1949. #define CPR0_PLLC_SEL_CPU 0x01000000
  1950. #define CPR0_PLLC_SEL_PER 0x05000000
  1951. #define CPR0_PLLC_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  1952. #define CPR0_PLLC_SEL_DECODE(n) ((((unsigned long)(n))>>24)&0x07)
  1953. #define CPR0_PLLC_TUNE_MASK 0x000003FF
  1954. #define CPR0_PLLC_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0)
  1955. #define CPR0_PLLC_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x3FF)
  1956. /*--------------------------------------*/
  1957. #define CPR0_PLLD 0x60
  1958. #define CPR0_PLLD_FBDV_MASK 0x1F000000
  1959. #define CPR0_PLLD_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  1960. #define CPR0_PLLD_FBDV_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x1F)+1)
  1961. #define CPR0_PLLD_FWDVA_MASK 0x000F0000
  1962. #define CPR0_PLLD_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<16)
  1963. #define CPR0_PLLD_FWDVA_DECODE(n) ((((((unsigned long)(n))>>16)-1)&0x0F)+1)
  1964. #define CPR0_PLLD_FWDVB_MASK 0x00000700
  1965. #define CPR0_PLLD_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<8)
  1966. #define CPR0_PLLD_FWDVB_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x07)+1)
  1967. #define CPR0_PLLD_LFBDV_MASK 0x0000003F
  1968. #define CPR0_PLLD_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  1969. #define CPR0_PLLD_LFBDV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x3F)+1)
  1970. /*--------------------------------------*/
  1971. #define CPR0_PRIMAD 0x80
  1972. #define CPR0_PRIMAD_PRADV0_MASK 0x07000000
  1973. #define CPR0_PRIMAD_PRADV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  1974. #define CPR0_PRIMAD_PRADV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  1975. /*--------------------------------------*/
  1976. #define CPR0_PRIMBD 0xA0
  1977. #define CPR0_PRIMBD_PRBDV0_MASK 0x07000000
  1978. #define CPR0_PRIMBD_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  1979. #define CPR0_PRIMBD_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  1980. /*--------------------------------------*/
  1981. #if 0
  1982. #define CPR0_CPM0_ER 0xB0 /* CPM Enable Register */
  1983. #define CPR0_CPM0_FR 0xB1 /* CPM Force Register */
  1984. #define CPR0_CPM0_SR 0xB2 /* CPM Status Register */
  1985. #define CPR0_CPM0_IIC0 0x80000000 /* Inter-Intergrated Circuit0 */
  1986. #define CPR0_CPM0_IIC1 0x40000000 /* Inter-Intergrated Circuit1 */
  1987. #define CPR0_CPM0_PCI 0x20000000 /* Peripheral Component Interconnect */
  1988. #define CPR0_CPM0_USB1H 0x08000000 /* USB1.1 Host */
  1989. #define CPR0_CPM0_FPU 0x04000000 /* PPC440 FPU */
  1990. #define CPR0_CPM0_CPU 0x02000000 /* PPC440x5 Processor Core */
  1991. #define CPR0_CPM0_DMA 0x01000000 /* Direct Memory Access Controller */
  1992. #define CPR0_CPM0_BGO 0x00800000 /* PLB to OPB Bridge */
  1993. #define CPR0_CPM0_BGI 0x00400000 /* OPB to PLB Bridge */
  1994. #define CPR0_CPM0_EBC 0x00200000 /* External Bus Controller */
  1995. #define CPR0_CPM0_NDFC 0x00100000 /* Nand Flash Controller */
  1996. #define CPR0_CPM0_MADMAL 0x00080000 /* DDR SDRAM Controller or MADMAL ??? */
  1997. #define CPR0_CPM0_DMC 0x00080000 /* DDR SDRAM Controller or MADMAL ??? */
  1998. #define CPR0_CPM0_PLB4 0x00040000 /* PLB4 Arbiter */
  1999. #define CPR0_CPM0_PLB4x3x 0x00020000 /* PLB4 to PLB3 */
  2000. #define CPR0_CPM0_PLB3x4x 0x00010000 /* PLB3 to PLB4 */
  2001. #define CPR0_CPM0_PLB3 0x00008000 /* PLB3 Arbiter */
  2002. #define CPR0_CPM0_PPM 0x00002000 /* PLB Performance Monitor */
  2003. #define CPR0_CPM0_UIC1 0x00001000 /* Universal Interrupt Controller 1 */
  2004. #define CPR0_CPM0_GPIO 0x00000800 /* General Purpose IO */
  2005. #define CPR0_CPM0_GPT 0x00000400 /* General Purpose Timer */
  2006. #define CPR0_CPM0_UART0 0x00000200 /* Universal Asynchronous Rcver/Xmitter 0 */
  2007. #define CPR0_CPM0_UART1 0x00000100 /* Universal Asynchronous Rcver/Xmitter 1 */
  2008. #define CPR0_CPM0_UIC0 0x00000080 /* Universal Interrupt Controller 0 */
  2009. #define CPR0_CPM0_TMRCLK 0x00000040 /* CPU Timer */
  2010. #define CPR0_CPM0_EMC0 0x00000020 /* Ethernet 0 */
  2011. #define CPR0_CPM0_EMC1 0x00000010 /* Ethernet 1 */
  2012. #define CPR0_CPM0_UART2 0x00000008 /* Universal Asynchronous Rcver/Xmitter 2 */
  2013. #define CPR0_CPM0_UART3 0x00000004 /* Universal Asynchronous Rcver/Xmitter 3 */
  2014. #define CPR0_CPM0_USB2D 0x00000002 /* USB2.0 Device */
  2015. #define CPR0_CPM0_USB2H 0x00000001 /* USB2.0 Host */
  2016. #endif
  2017. /*--------------------------------------*/
  2018. #define CPR0_OPBD 0xC0
  2019. #define CPR0_OPBD_OPBDV0_MASK 0x03000000
  2020. #define CPR0_OPBD_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2021. #define CPR0_OPBD_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  2022. /*--------------------------------------*/
  2023. #define CPR0_PERD 0xE0
  2024. #define CPR0_PERD_PERDV0_MASK 0x07000000
  2025. #define CPR0_PERD_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  2026. #define CPR0_PERD_PERDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  2027. /*--------------------------------------*/
  2028. #define CPR0_MALD 0x100
  2029. #define CPR0_MALD_MALDV0_MASK 0x03000000
  2030. #define CPR0_MALD_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2031. #define CPR0_MALD_MALDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  2032. /*--------------------------------------*/
  2033. #define CPR0_SPCID 0x120
  2034. #define CPR0_SPCID_SPCIDV0_MASK 0x03000000
  2035. #define CPR0_SPCID_SPCIDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2036. #define CPR0_SPCID_SPCIDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  2037. /*--------------------------------------*/
  2038. #define CPR0_ICFG 0x140
  2039. #define CPR0_ICFG_RLI_MASK 0x80000000
  2040. #define CPR0_ICFG_RLI_RESETCPR 0x00000000
  2041. #define CPR0_ICFG_RLI_PRESERVECPR 0x80000000
  2042. #define CPR0_ICFG_ICS_MASK 0x00000007
  2043. #endif /* defined (CONFIG_440EPX) || defined (CONFIG_440GRX) */
  2044. /*-----------------------------------------------------------------------------
  2045. | IIC Register Offsets
  2046. '----------------------------------------------------------------------------*/
  2047. #define IICMDBUF 0x00
  2048. #define IICSDBUF 0x02
  2049. #define IICLMADR 0x04
  2050. #define IICHMADR 0x05
  2051. #define IICCNTL 0x06
  2052. #define IICMDCNTL 0x07
  2053. #define IICSTS 0x08
  2054. #define IICEXTSTS 0x09
  2055. #define IICLSADR 0x0A
  2056. #define IICHSADR 0x0B
  2057. #define IICCLKDIV 0x0C
  2058. #define IICINTRMSK 0x0D
  2059. #define IICXFRCNT 0x0E
  2060. #define IICXTCNTLSS 0x0F
  2061. #define IICDIRECTCNTL 0x10
  2062. /*-----------------------------------------------------------------------------
  2063. | UART Register Offsets
  2064. '----------------------------------------------------------------------------*/
  2065. #define DATA_REG 0x00
  2066. #define DL_LSB 0x00
  2067. #define DL_MSB 0x01
  2068. #define INT_ENABLE 0x01
  2069. #define FIFO_CONTROL 0x02
  2070. #define LINE_CONTROL 0x03
  2071. #define MODEM_CONTROL 0x04
  2072. #define LINE_STATUS 0x05
  2073. #define MODEM_STATUS 0x06
  2074. #define SCRATCH 0x07
  2075. /*-----------------------------------------------------------------------------
  2076. | PCI Internal Registers et. al. (accessed via plb)
  2077. +----------------------------------------------------------------------------*/
  2078. #define PCIX0_CFGADR (CFG_PCI_BASE + 0x0ec00000)
  2079. #define PCIX0_CFGDATA (CFG_PCI_BASE + 0x0ec00004)
  2080. #define PCIX0_CFGBASE (CFG_PCI_BASE + 0x0ec80000)
  2081. #define PCIX0_IOBASE (CFG_PCI_BASE + 0x08000000)
  2082. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  2083. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2084. /* PCI Local Configuration Registers
  2085. --------------------------------- */
  2086. #define PCI_MMIO_LCR_BASE (CFG_PCI_BASE + 0x0f400000) /* Real => 0x0EF400000 */
  2087. /* PCI Master Local Configuration Registers */
  2088. #define PCIX0_PMM0LA (PCI_MMIO_LCR_BASE + 0x00) /* PMM0 Local Address */
  2089. #define PCIX0_PMM0MA (PCI_MMIO_LCR_BASE + 0x04) /* PMM0 Mask/Attribute */
  2090. #define PCIX0_PMM0PCILA (PCI_MMIO_LCR_BASE + 0x08) /* PMM0 PCI Low Address */
  2091. #define PCIX0_PMM0PCIHA (PCI_MMIO_LCR_BASE + 0x0C) /* PMM0 PCI High Address */
  2092. #define PCIX0_PMM1LA (PCI_MMIO_LCR_BASE + 0x10) /* PMM1 Local Address */
  2093. #define PCIX0_PMM1MA (PCI_MMIO_LCR_BASE + 0x14) /* PMM1 Mask/Attribute */
  2094. #define PCIX0_PMM1PCILA (PCI_MMIO_LCR_BASE + 0x18) /* PMM1 PCI Low Address */
  2095. #define PCIX0_PMM1PCIHA (PCI_MMIO_LCR_BASE + 0x1C) /* PMM1 PCI High Address */
  2096. #define PCIX0_PMM2LA (PCI_MMIO_LCR_BASE + 0x20) /* PMM2 Local Address */
  2097. #define PCIX0_PMM2MA (PCI_MMIO_LCR_BASE + 0x24) /* PMM2 Mask/Attribute */
  2098. #define PCIX0_PMM2PCILA (PCI_MMIO_LCR_BASE + 0x28) /* PMM2 PCI Low Address */
  2099. #define PCIX0_PMM2PCIHA (PCI_MMIO_LCR_BASE + 0x2C) /* PMM2 PCI High Address */
  2100. /* PCI Target Local Configuration Registers */
  2101. #define PCIX0_PTM1MS (PCI_MMIO_LCR_BASE + 0x30) /* PTM1 Memory Size/Attribute */
  2102. #define PCIX0_PTM1LA (PCI_MMIO_LCR_BASE + 0x34) /* PTM1 Local Addr. Reg */
  2103. #define PCIX0_PTM2MS (PCI_MMIO_LCR_BASE + 0x38) /* PTM2 Memory Size/Attribute */
  2104. #define PCIX0_PTM2LA (PCI_MMIO_LCR_BASE + 0x3C) /* PTM2 Local Addr. Reg */
  2105. #else
  2106. #define PCIX0_VENDID (PCIX0_CFGBASE + PCI_VENDOR_ID )
  2107. #define PCIX0_DEVID (PCIX0_CFGBASE + PCI_DEVICE_ID )
  2108. #define PCIX0_CMD (PCIX0_CFGBASE + PCI_COMMAND )
  2109. #define PCIX0_STATUS (PCIX0_CFGBASE + PCI_STATUS )
  2110. #define PCIX0_REVID (PCIX0_CFGBASE + PCI_REVISION_ID )
  2111. #define PCIX0_CLS (PCIX0_CFGBASE + PCI_CLASS_CODE)
  2112. #define PCIX0_CACHELS (PCIX0_CFGBASE + PCI_CACHE_LINE_SIZE )
  2113. #define PCIX0_LATTIM (PCIX0_CFGBASE + PCI_LATENCY_TIMER )
  2114. #define PCIX0_HDTYPE (PCIX0_CFGBASE + PCI_HEADER_TYPE )
  2115. #define PCIX0_BIST (PCIX0_CFGBASE + PCI_BIST )
  2116. #define PCIX0_BAR0 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_0 )
  2117. #define PCIX0_BAR1 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_1 )
  2118. #define PCIX0_BAR2 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_2 )
  2119. #define PCIX0_BAR3 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_3 )
  2120. #define PCIX0_BAR4 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_4 )
  2121. #define PCIX0_BAR5 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_5 )
  2122. #define PCIX0_CISPTR (PCIX0_CFGBASE + PCI_CARDBUS_CIS )
  2123. #define PCIX0_SBSYSVID (PCIX0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
  2124. #define PCIX0_SBSYSID (PCIX0_CFGBASE + PCI_SUBSYSTEM_ID )
  2125. #define PCIX0_EROMBA (PCIX0_CFGBASE + PCI_ROM_ADDRESS )
  2126. #define PCIX0_CAP (PCIX0_CFGBASE + PCI_CAPABILITY_LIST )
  2127. #define PCIX0_RES0 (PCIX0_CFGBASE + 0x0035 )
  2128. #define PCIX0_RES1 (PCIX0_CFGBASE + 0x0036 )
  2129. #define PCIX0_RES2 (PCIX0_CFGBASE + 0x0038 )
  2130. #define PCIX0_INTLN (PCIX0_CFGBASE + PCI_INTERRUPT_LINE )
  2131. #define PCIX0_INTPN (PCIX0_CFGBASE + PCI_INTERRUPT_PIN )
  2132. #define PCIX0_MINGNT (PCIX0_CFGBASE + PCI_MIN_GNT )
  2133. #define PCIX0_MAXLTNCY (PCIX0_CFGBASE + PCI_MAX_LAT )
  2134. #define PCIX0_BRDGOPT1 (PCIX0_CFGBASE + 0x0040)
  2135. #define PCIX0_BRDGOPT2 (PCIX0_CFGBASE + 0x0044)
  2136. #define PCIX0_POM0LAL (PCIX0_CFGBASE + 0x0068)
  2137. #define PCIX0_POM0LAH (PCIX0_CFGBASE + 0x006c)
  2138. #define PCIX0_POM0SA (PCIX0_CFGBASE + 0x0070)
  2139. #define PCIX0_POM0PCIAL (PCIX0_CFGBASE + 0x0074)
  2140. #define PCIX0_POM0PCIAH (PCIX0_CFGBASE + 0x0078)
  2141. #define PCIX0_POM1LAL (PCIX0_CFGBASE + 0x007c)
  2142. #define PCIX0_POM1LAH (PCIX0_CFGBASE + 0x0080)
  2143. #define PCIX0_POM1SA (PCIX0_CFGBASE + 0x0084)
  2144. #define PCIX0_POM1PCIAL (PCIX0_CFGBASE + 0x0088)
  2145. #define PCIX0_POM1PCIAH (PCIX0_CFGBASE + 0x008c)
  2146. #define PCIX0_POM2SA (PCIX0_CFGBASE + 0x0090)
  2147. #define PCIX0_PIM0SA (PCIX0_CFGBASE + 0x0098)
  2148. #define PCIX0_PIM0LAL (PCIX0_CFGBASE + 0x009c)
  2149. #define PCIX0_PIM0LAH (PCIX0_CFGBASE + 0x00a0)
  2150. #define PCIX0_PIM1SA (PCIX0_CFGBASE + 0x00a4)
  2151. #define PCIX0_PIM1LAL (PCIX0_CFGBASE + 0x00a8)
  2152. #define PCIX0_PIM1LAH (PCIX0_CFGBASE + 0x00ac)
  2153. #define PCIX0_PIM2SA (PCIX0_CFGBASE + 0x00b0)
  2154. #define PCIX0_PIM2LAL (PCIX0_CFGBASE + 0x00b4)
  2155. #define PCIX0_PIM2LAH (PCIX0_CFGBASE + 0x00b8)
  2156. #define PCIX0_STS (PCIX0_CFGBASE + 0x00e0)
  2157. #endif /* !defined(CONFIG_440EP) !defined(CONFIG_440GR) */
  2158. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2159. /* USB2.0 Device */
  2160. #define USB2D0_BASE CFG_USB2D0_BASE
  2161. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000)
  2162. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000) /* Interrupt register for Endpoint 0 plus IN Endpoints 1 to 3 */
  2163. #define USB2D0_POWER (USB2D0_BASE + 0x00000000) /* Power management register */
  2164. #define USB2D0_FADDR (USB2D0_BASE + 0x00000000) /* Function address register */
  2165. #define USB2D0_INTRINE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for USB2D0_INTRIN */
  2166. #define USB2D0_INTROUT (USB2D0_BASE + 0x00000000) /* Interrupt register for OUT Endpoints 1 to 3 */
  2167. #define USB2D0_INTRUSBE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for USB2D0_INTRUSB */
  2168. #define USB2D0_INTRUSB (USB2D0_BASE + 0x00000000) /* Interrupt register for common USB interrupts */
  2169. #define USB2D0_INTROUTE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for IntrOut */
  2170. #define USB2D0_TSTMODE (USB2D0_BASE + 0x00000000) /* Enables the USB 2.0 test modes */
  2171. #define USB2D0_INDEX (USB2D0_BASE + 0x00000000) /* Index register for selecting the Endpoint status/control registers */
  2172. #define USB2D0_FRAME (USB2D0_BASE + 0x00000000) /* Frame number */
  2173. #define USB2D0_INCSR0 (USB2D0_BASE + 0x00000000) /* Control Status register for Endpoint 0. (Index register set to select Endpoint 0) */
  2174. #define USB2D0_INCSR (USB2D0_BASE + 0x00000000) /* Control Status register for IN Endpoint. (Index register set to select Endpoints 13) */
  2175. #define USB2D0_INMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet size for IN Endpoint. (Index register set to select Endpoints 13) */
  2176. #define USB2D0_OUTCSR (USB2D0_BASE + 0x00000000) /* Control Status register for OUT Endpoint. (Index register set to select Endpoints 13) */
  2177. #define USB2D0_OUTMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet size for OUT Endpoint. (Index register set to select Endpoints 13) */
  2178. #define USB2D0_OUTCOUNT0 (USB2D0_BASE + 0x00000000) /* Number of received bytes in Endpoint 0 FIFO. (Index register set to select Endpoint 0) */
  2179. #define USB2D0_OUTCOUNT (USB2D0_BASE + 0x00000000) /* Number of bytes in OUT Endpoint FIFO. (Index register set to select Endpoints 13) */
  2180. #endif
  2181. /******************************************************************************
  2182. * GPIO macro register defines
  2183. ******************************************************************************/
  2184. #if defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  2185. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2186. defined(CONFIG_460SX)
  2187. #define GPIO0_BASE (CFG_PERIPHERAL_BASE+0x00000700)
  2188. #define GPIO0_OR (GPIO0_BASE+0x0)
  2189. #define GPIO0_TCR (GPIO0_BASE+0x4)
  2190. #define GPIO0_ODR (GPIO0_BASE+0x18)
  2191. #define GPIO0_IR (GPIO0_BASE+0x1C)
  2192. #endif /* CONFIG_440GP */
  2193. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  2194. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  2195. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  2196. #define GPIO0_BASE (CFG_PERIPHERAL_BASE+0x00000B00)
  2197. #define GPIO1_BASE (CFG_PERIPHERAL_BASE+0x00000C00)
  2198. #define GPIO0_OR (GPIO0_BASE+0x0)
  2199. #define GPIO0_TCR (GPIO0_BASE+0x4)
  2200. #define GPIO0_OSRL (GPIO0_BASE+0x8)
  2201. #define GPIO0_OSRH (GPIO0_BASE+0xC)
  2202. #define GPIO0_TSRL (GPIO0_BASE+0x10)
  2203. #define GPIO0_TSRH (GPIO0_BASE+0x14)
  2204. #define GPIO0_ODR (GPIO0_BASE+0x18)
  2205. #define GPIO0_IR (GPIO0_BASE+0x1C)
  2206. #define GPIO0_RR1 (GPIO0_BASE+0x20)
  2207. #define GPIO0_RR2 (GPIO0_BASE+0x24)
  2208. #define GPIO0_RR3 (GPIO0_BASE+0x28)
  2209. #define GPIO0_ISR1L (GPIO0_BASE+0x30)
  2210. #define GPIO0_ISR1H (GPIO0_BASE+0x34)
  2211. #define GPIO0_ISR2L (GPIO0_BASE+0x38)
  2212. #define GPIO0_ISR2H (GPIO0_BASE+0x3C)
  2213. #define GPIO0_ISR3L (GPIO0_BASE+0x40)
  2214. #define GPIO0_ISR3H (GPIO0_BASE+0x44)
  2215. #define GPIO1_OR (GPIO1_BASE+0x0)
  2216. #define GPIO1_TCR (GPIO1_BASE+0x4)
  2217. #define GPIO1_OSRL (GPIO1_BASE+0x8)
  2218. #define GPIO1_OSRH (GPIO1_BASE+0xC)
  2219. #define GPIO1_TSRL (GPIO1_BASE+0x10)
  2220. #define GPIO1_TSRH (GPIO1_BASE+0x14)
  2221. #define GPIO1_ODR (GPIO1_BASE+0x18)
  2222. #define GPIO1_IR (GPIO1_BASE+0x1C)
  2223. #define GPIO1_RR1 (GPIO1_BASE+0x20)
  2224. #define GPIO1_RR2 (GPIO1_BASE+0x24)
  2225. #define GPIO1_RR3 (GPIO1_BASE+0x28)
  2226. #define GPIO1_ISR1L (GPIO1_BASE+0x30)
  2227. #define GPIO1_ISR1H (GPIO1_BASE+0x34)
  2228. #define GPIO1_ISR2L (GPIO1_BASE+0x38)
  2229. #define GPIO1_ISR2H (GPIO1_BASE+0x3C)
  2230. #define GPIO1_ISR3L (GPIO1_BASE+0x40)
  2231. #define GPIO1_ISR3H (GPIO1_BASE+0x44)
  2232. #endif
  2233. #ifndef __ASSEMBLY__
  2234. static inline u32 get_mcsr(void)
  2235. {
  2236. u32 val;
  2237. asm volatile("mfspr %0, 0x23c" : "=r" (val) :);
  2238. return val;
  2239. }
  2240. static inline void set_mcsr(u32 val)
  2241. {
  2242. asm volatile("mtspr 0x23c, %0" : "=r" (val) :);
  2243. }
  2244. #endif /* _ASMLANGUAGE */
  2245. #endif /* __PPC440_H__ */