ppc4xx-uic.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. /*
  2. * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
  3. *
  4. * (C) Copyright 2008
  5. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef _PPC4xx_UIC_H_
  26. #define _PPC4xx_UIC_H_
  27. /*
  28. * Define the number of UIC's
  29. */
  30. #if defined(CONFIG_440SPE) || \
  31. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  32. #define UIC_MAX 4
  33. #elif defined(CONFIG_440GX) || \
  34. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  35. defined(CONFIG_405EX)
  36. #define UIC_MAX 3
  37. #elif defined(CONFIG_440GP) || defined(CONFIG_440SP) || \
  38. defined(CONFIG_440EP) || defined(CONFIG_440GR)
  39. #define UIC_MAX 2
  40. #else
  41. #define UIC_MAX 1
  42. #endif
  43. /*
  44. * UIC register
  45. */
  46. #define UIC_SR 0x0 /* UIC status */
  47. #define UIC_ER 0x2 /* UIC enable */
  48. #define UIC_CR 0x3 /* UIC critical */
  49. #define UIC_PR 0x4 /* UIC polarity */
  50. #define UIC_TR 0x5 /* UIC triggering */
  51. #define UIC_MSR 0x6 /* UIC masked status */
  52. #define UIC_VR 0x7 /* UIC vector */
  53. #define UIC_VCR 0x8 /* UIC vector configuration */
  54. #define UIC0_DCR_BASE 0xc0
  55. #define uic0sr (UIC0_DCR_BASE+0x0) /* UIC0 status */
  56. #define uic0er (UIC0_DCR_BASE+0x2) /* UIC0 enable */
  57. #define uic0cr (UIC0_DCR_BASE+0x3) /* UIC0 critical */
  58. #define uic0pr (UIC0_DCR_BASE+0x4) /* UIC0 polarity */
  59. #define uic0tr (UIC0_DCR_BASE+0x5) /* UIC0 triggering */
  60. #define uic0msr (UIC0_DCR_BASE+0x6) /* UIC0 masked status */
  61. #define uic0vr (UIC0_DCR_BASE+0x7) /* UIC0 vector */
  62. #define uic0vcr (UIC0_DCR_BASE+0x8) /* UIC0 vector configuration */
  63. #define UIC1_DCR_BASE 0xd0
  64. #define uic1sr (UIC1_DCR_BASE+0x0) /* UIC1 status */
  65. #define uic1er (UIC1_DCR_BASE+0x2) /* UIC1 enable */
  66. #define uic1cr (UIC1_DCR_BASE+0x3) /* UIC1 critical */
  67. #define uic1pr (UIC1_DCR_BASE+0x4) /* UIC1 polarity */
  68. #define uic1tr (UIC1_DCR_BASE+0x5) /* UIC1 triggering */
  69. #define uic1msr (UIC1_DCR_BASE+0x6) /* UIC1 masked status */
  70. #define uic1vr (UIC1_DCR_BASE+0x7) /* UIC1 vector */
  71. #define uic1vcr (UIC1_DCR_BASE+0x8) /* UIC1 vector configuration */
  72. #if defined(CONFIG_440GX)
  73. #define UIC2_DCR_BASE 0x210
  74. #else
  75. #define UIC2_DCR_BASE 0xe0
  76. #endif
  77. #define uic2sr (UIC2_DCR_BASE+0x0) /* UIC2 status-Read Clear */
  78. #define uic2srs (UIC2_DCR_BASE+0x1) /* UIC2 status-Read Set */
  79. #define uic2er (UIC2_DCR_BASE+0x2) /* UIC2 enable */
  80. #define uic2cr (UIC2_DCR_BASE+0x3) /* UIC2 critical */
  81. #define uic2pr (UIC2_DCR_BASE+0x4) /* UIC2 polarity */
  82. #define uic2tr (UIC2_DCR_BASE+0x5) /* UIC2 triggering */
  83. #define uic2msr (UIC2_DCR_BASE+0x6) /* UIC2 masked status */
  84. #define uic2vr (UIC2_DCR_BASE+0x7) /* UIC2 vector */
  85. #define uic2vcr (UIC2_DCR_BASE+0x8) /* UIC2 vector configuration */
  86. #define UIC3_DCR_BASE 0xf0
  87. #define uic3sr (UIC3_DCR_BASE+0x0) /* UIC3 status-Read Clear */
  88. #define uic3srs (UIC3_DCR_BASE+0x1) /* UIC3 status-Read Set */
  89. #define uic3er (UIC3_DCR_BASE+0x2) /* UIC3 enable */
  90. #define uic3cr (UIC3_DCR_BASE+0x3) /* UIC3 critical */
  91. #define uic3pr (UIC3_DCR_BASE+0x4) /* UIC3 polarity */
  92. #define uic3tr (UIC3_DCR_BASE+0x5) /* UIC3 triggering */
  93. #define uic3msr (UIC3_DCR_BASE+0x6) /* UIC3 masked status */
  94. #define uic3vr (UIC3_DCR_BASE+0x7) /* UIC3 vector */
  95. #define uic3vcr (UIC3_DCR_BASE+0x8) /* UIC3 vector configuration */
  96. #if defined(CONFIG_440GX)
  97. #define UIC_DCR_BASE 0x200
  98. #define uicb0sr (UIC_DCR_BASE+0x0) /* UIC Base Status Register */
  99. #define uicb0er (UIC_DCR_BASE+0x2) /* UIC Base enable */
  100. #define uicb0cr (UIC_DCR_BASE+0x3) /* UIC Base critical */
  101. #define uicb0pr (UIC_DCR_BASE+0x4) /* UIC Base polarity */
  102. #define uicb0tr (UIC_DCR_BASE+0x5) /* UIC Base triggering */
  103. #define uicb0msr (UIC_DCR_BASE+0x6) /* UIC Base masked status */
  104. #define uicb0vr (UIC_DCR_BASE+0x7) /* UIC Base vector */
  105. #define uicb0vcr (UIC_DCR_BASE+0x8) /* UIC Base vector configuration*/
  106. #endif /* CONFIG_440GX */
  107. /* The following is for compatibility with 405 code */
  108. #define uicsr uic0sr
  109. #define uicer uic0er
  110. #define uiccr uic0cr
  111. #define uicpr uic0pr
  112. #define uictr uic0tr
  113. #define uicmsr uic0msr
  114. #define uicvr uic0vr
  115. #define uicvcr uic0vcr
  116. /*
  117. * Now the interrupt vector definitions. They are different for most of
  118. * the 4xx variants, so we need some more #ifdef's here. No mask
  119. * definitions anymore here. For this please use the UIC_MASK macro below.
  120. *
  121. * Note: Please only define the interrupts really used in U-Boot here.
  122. * Those are the cascading and EMAC/MAL related interrupt.
  123. */
  124. #if defined(CONFIG_405EP) || defined(CONFIG_405GP)
  125. #define VECNUM_MAL_SERR 10
  126. #define VECNUM_MAL_TXEOB 11
  127. #define VECNUM_MAL_RXEOB 12
  128. #define VECNUM_MAL_TXDE 13
  129. #define VECNUM_MAL_RXDE 14
  130. #define VECNUM_ETH0 15
  131. #define VECNUM_ETH1_OFFS 2
  132. #define VECNUM_EIRQ6 29
  133. #endif /* defined(CONFIG_405EP) */
  134. #if defined(CONFIG_405EZ)
  135. #define VECNUM_USBDEV 15
  136. #define VECNUM_ETH0 16
  137. #define VECNUM_MAL_SERR 18
  138. #define VECNUM_MAL_TXDE 18
  139. #define VECNUM_MAL_RXDE 18
  140. #define VECNUM_MAL_TXEOB 19
  141. #define VECNUM_MAL_RXEOB 21
  142. #endif /* CONFIG_405EX */
  143. #if defined(CONFIG_405EX)
  144. /* UIC 0 */
  145. #define VECNUM_MAL_TXEOB 10
  146. #define VECNUM_MAL_RXEOB 11
  147. #define VECNUM_ETH0 24
  148. #define VECNUM_ETH1_OFFS 1
  149. #define VECNUM_UIC2NCI 28
  150. #define VECNUM_UIC2CI 29
  151. #define VECNUM_UIC1NCI 30
  152. #define VECNUM_UIC1CI 31
  153. /* UIC 1 */
  154. #define VECNUM_MAL_SERR (32 + 0)
  155. #define VECNUM_MAL_TXDE (32 + 1)
  156. #define VECNUM_MAL_RXDE (32 + 2)
  157. #endif /* CONFIG_405EX */
  158. #if defined(CONFIG_440GP) || \
  159. defined(CONFIG_440EP) || defined(CONFIG_440GR)
  160. /* UIC 0 */
  161. #define VECNUM_MAL_TXEOB 10
  162. #define VECNUM_MAL_RXEOB 11
  163. #define VECNUM_UIC1NCI 30
  164. #define VECNUM_UIC1CI 31
  165. /* UIC 1 */
  166. #define VECNUM_MAL_SERR (32 + 0)
  167. #define VECNUM_MAL_TXDE (32 + 1)
  168. #define VECNUM_MAL_RXDE (32 + 2)
  169. #define VECNUM_USBDEV (32 + 23)
  170. #define VECNUM_ETH0 (32 + 28)
  171. #define VECNUM_ETH1_OFFS 2
  172. #endif /* CONFIG_440GP */
  173. #if defined(CONFIG_440GX)
  174. /* UIC 0 */
  175. #define VECNUM_MAL_TXEOB 10
  176. #define VECNUM_MAL_RXEOB 11
  177. /* UIC 1 */
  178. #define VECNUM_MAL_SERR (32 + 0)
  179. #define VECNUM_MAL_TXDE (32 + 1)
  180. #define VECNUM_MAL_RXDE (32 + 2)
  181. #define VECNUM_ETH0 (32 + 28)
  182. #define VECNUM_ETH1_OFFS 2
  183. /* UICB 0 (440GX only) */
  184. #define VECNUM_UIC0CI 0
  185. #define VECNUM_UIC0NCI 1
  186. #define VECNUM_UIC1CI 2
  187. #define VECNUM_UIC1NCI 3
  188. #define VECNUM_UIC2CI 4
  189. #define VECNUM_UIC2NCI 5
  190. #endif /* CONFIG_440GX */
  191. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  192. /* UIC 0 */
  193. #define VECNUM_MAL_TXEOB 10
  194. #define VECNUM_MAL_RXEOB 11
  195. #define VECNUM_USBDEV 20
  196. #define VECNUM_ETH0 24
  197. #define VECNUM_ETH1_OFFS 1
  198. #define VECNUM_UIC2NCI 28
  199. #define VECNUM_UIC2CI 29
  200. #define VECNUM_UIC1NCI 30
  201. #define VECNUM_UIC1CI 31
  202. /* UIC 1 */
  203. #define VECNUM_MAL_SERR (32 + 0)
  204. #define VECNUM_MAL_TXDE (32 + 1)
  205. #define VECNUM_MAL_RXDE (32 + 2)
  206. /* UIC 2 */
  207. #define VECNUM_EIRQ2 (64 + 3)
  208. #endif /* CONFIG_440EPX */
  209. #if defined(CONFIG_440SP)
  210. /* UIC 0 */
  211. #define VECNUM_UIC1NCI 30
  212. #define VECNUM_UIC1CI 31
  213. /* UIC 1 */
  214. #define VECNUM_MAL_SERR (32 + 1)
  215. #define VECNUM_MAL_TXDE (32 + 2)
  216. #define VECNUM_MAL_RXDE (32 + 3)
  217. #define VECNUM_MAL_TXEOB (32 + 6)
  218. #define VECNUM_MAL_RXEOB (32 + 7)
  219. #define VECNUM_ETH0 (32 + 28)
  220. #endif /* CONFIG_440SP */
  221. #if defined(CONFIG_440SPE)
  222. /* UIC 0 */
  223. #define VECNUM_UIC2NCI 10
  224. #define VECNUM_UIC2CI 11
  225. #define VECNUM_UIC3NCI 16
  226. #define VECNUM_UIC3CI 17
  227. #define VECNUM_UIC1NCI 30
  228. #define VECNUM_UIC1CI 31
  229. /* UIC 1 */
  230. #define VECNUM_MAL_SERR (32 + 1)
  231. #define VECNUM_MAL_TXDE (32 + 2)
  232. #define VECNUM_MAL_RXDE (32 + 3)
  233. #define VECNUM_MAL_TXEOB (32 + 6)
  234. #define VECNUM_MAL_RXEOB (32 + 7)
  235. #define VECNUM_ETH0 (32 + 28)
  236. #endif /* CONFIG_440SPE */
  237. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  238. /* UIC 0 */
  239. #define VECNUM_UIC2NCI 10
  240. #define VECNUM_UIC2CI 11
  241. #define VECNUM_UIC3NCI 16
  242. #define VECNUM_UIC3CI 17
  243. #define VECNUM_UIC1NCI 30
  244. #define VECNUM_UIC1CI 31
  245. /* UIC 2 */
  246. #define VECNUM_MAL_SERR (64 + 3)
  247. #define VECNUM_MAL_TXDE (64 + 4)
  248. #define VECNUM_MAL_RXDE (64 + 5)
  249. #define VECNUM_MAL_TXEOB (64 + 6)
  250. #define VECNUM_MAL_RXEOB (64 + 7)
  251. #define VECNUM_ETH0 (64 + 16)
  252. #define VECNUM_ETH1_OFFS 1
  253. #endif /* CONFIG_460EX */
  254. #if !defined(VECNUM_ETH1_OFFS)
  255. #define VECNUM_ETH1_OFFS 1
  256. #endif
  257. /*
  258. * Mask definitions (used for example in 4xx_enet.c)
  259. */
  260. #define UIC_MASK(vec) (0x80000000 >> ((vec) & 0x1f))
  261. #define UIC_NR(vec) ((vec) >> 5)
  262. #endif /* _PPC4xx_UIC_H_ */