4xx_enet.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <asm/io.h>
  84. #include <asm/cache.h>
  85. #include <asm/mmu.h>
  86. #include <commproc.h>
  87. #include <ppc4xx.h>
  88. #include <ppc4xx_enet.h>
  89. #include <405_mal.h>
  90. #include <miiphy.h>
  91. #include <malloc.h>
  92. /*
  93. * Only compile for platform with AMCC EMAC ethernet controller and
  94. * network support enabled.
  95. * Remark: CONFIG_405 describes Xilinx PPC405 FPGA without EMAC controller!
  96. */
  97. #if defined(CONFIG_CMD_NET) && !defined(CONFIG_405) && !defined(CONFIG_IOP480)
  98. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  99. #error "CONFIG_MII has to be defined!"
  100. #endif
  101. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  102. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  103. #endif
  104. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  105. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  106. /* Ethernet Transmit and Receive Buffers */
  107. /* AS.HARNOIS
  108. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  109. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  110. */
  111. #define ENET_MAX_MTU PKTSIZE
  112. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  113. /*-----------------------------------------------------------------------------+
  114. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  115. * Interrupt Controller).
  116. *-----------------------------------------------------------------------------*/
  117. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * VECNUM_ETH1_OFFS))
  118. #if defined(CONFIG_HAS_ETH3)
  119. #if !defined(CONFIG_440GX)
  120. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  121. UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  122. #else
  123. /* Unfortunately 440GX spreads EMAC interrupts on multiple UIC's */
  124. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  125. #define UIC_ETHxB (UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  126. #endif /* !defined(CONFIG_440GX) */
  127. #elif defined(CONFIG_HAS_ETH2)
  128. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  129. UIC_MASK(ETH_IRQ_NUM(2)))
  130. #elif defined(CONFIG_HAS_ETH1)
  131. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  132. #else
  133. #define UIC_ETHx UIC_MASK(ETH_IRQ_NUM(0))
  134. #endif
  135. /*
  136. * Define a default version for UIC_ETHxB for non 440GX so that we can
  137. * use common code for all 4xx variants
  138. */
  139. #if !defined(UIC_ETHxB)
  140. #define UIC_ETHxB 0
  141. #endif
  142. #define UIC_MAL_SERR UIC_MASK(VECNUM_MAL_SERR)
  143. #define UIC_MAL_TXDE UIC_MASK(VECNUM_MAL_TXDE)
  144. #define UIC_MAL_RXDE UIC_MASK(VECNUM_MAL_RXDE)
  145. #define UIC_MAL_TXEOB UIC_MASK(VECNUM_MAL_TXEOB)
  146. #define UIC_MAL_RXEOB UIC_MASK(VECNUM_MAL_RXEOB)
  147. #define MAL_UIC_ERR (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  148. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  149. /*
  150. * We have 3 different interrupt types:
  151. * - MAL interrupts indicating successful transfer
  152. * - MAL error interrupts indicating MAL related errors
  153. * - EMAC interrupts indicating EMAC related errors
  154. *
  155. * All those interrupts can be on different UIC's, but since
  156. * now at least all interrupts from one type are on the same
  157. * UIC. Only exception is 440GX where the EMAC interrupts are
  158. * spread over two UIC's!
  159. */
  160. #define UIC_BASE_MAL (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_TXEOB) * 0x10))
  161. #define UIC_BASE_MAL_ERR (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_SERR) * 0x10))
  162. #define UIC_BASE_EMAC (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  163. #if defined(CONFIG_440GX)
  164. #define UIC_BASE_EMAC_B (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(2)) * 0x10))
  165. #else
  166. #define UIC_BASE_EMAC_B (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  167. #endif
  168. #undef INFO_4XX_ENET
  169. #define BI_PHYMODE_NONE 0
  170. #define BI_PHYMODE_ZMII 1
  171. #define BI_PHYMODE_RGMII 2
  172. #define BI_PHYMODE_GMII 3
  173. #define BI_PHYMODE_RTBI 4
  174. #define BI_PHYMODE_TBI 5
  175. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  176. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  177. defined(CONFIG_405EX)
  178. #define BI_PHYMODE_SMII 6
  179. #define BI_PHYMODE_MII 7
  180. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  181. #define BI_PHYMODE_RMII 8
  182. #endif
  183. #endif
  184. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  185. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  186. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  187. defined(CONFIG_405EX)
  188. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  189. #endif
  190. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  191. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  192. #endif
  193. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  194. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  195. #else
  196. #define MAL_RX_CHAN_MUL 1
  197. #endif
  198. /*-----------------------------------------------------------------------------+
  199. * Global variables. TX and RX descriptors and buffers.
  200. *-----------------------------------------------------------------------------*/
  201. #if !defined(CONFIG_NET_MULTI)
  202. struct eth_device *emac0_dev = NULL;
  203. #endif
  204. /*
  205. * Get count of EMAC devices (doesn't have to be the max. possible number
  206. * supported by the cpu)
  207. *
  208. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  209. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  210. * 405EX/405EXr eval board, using the same binary.
  211. */
  212. #if defined(CONFIG_BOARD_EMAC_COUNT)
  213. #define LAST_EMAC_NUM board_emac_count()
  214. #else /* CONFIG_BOARD_EMAC_COUNT */
  215. #if defined(CONFIG_HAS_ETH3)
  216. #define LAST_EMAC_NUM 4
  217. #elif defined(CONFIG_HAS_ETH2)
  218. #define LAST_EMAC_NUM 3
  219. #elif defined(CONFIG_HAS_ETH1)
  220. #define LAST_EMAC_NUM 2
  221. #else
  222. #define LAST_EMAC_NUM 1
  223. #endif
  224. #endif /* CONFIG_BOARD_EMAC_COUNT */
  225. /* normal boards start with EMAC0 */
  226. #if !defined(CONFIG_EMAC_NR_START)
  227. #define CONFIG_EMAC_NR_START 0
  228. #endif
  229. #define MAL_RX_DESC_SIZE 2048
  230. #define MAL_TX_DESC_SIZE 2048
  231. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  232. /*-----------------------------------------------------------------------------+
  233. * Prototypes and externals.
  234. *-----------------------------------------------------------------------------*/
  235. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  236. int enetInt (struct eth_device *dev);
  237. static void mal_err (struct eth_device *dev, unsigned long isr,
  238. unsigned long uic, unsigned long maldef,
  239. unsigned long mal_errr);
  240. static void emac_err (struct eth_device *dev, unsigned long isr);
  241. extern int phy_setup_aneg (char *devname, unsigned char addr);
  242. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  243. unsigned char reg, unsigned short *value);
  244. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  245. unsigned char reg, unsigned short value);
  246. int board_emac_count(void);
  247. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  248. {
  249. #if defined(CONFIG_440SPE) || \
  250. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  251. defined(CONFIG_405EX)
  252. u32 val;
  253. mfsdr(sdr_mfr, val);
  254. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  255. mtsdr(sdr_mfr, val);
  256. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  257. u32 val;
  258. mfsdr(SDR0_ETH_CFG, val);
  259. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  260. mtsdr(SDR0_ETH_CFG, val);
  261. #endif
  262. }
  263. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  264. {
  265. #if defined(CONFIG_440SPE) || \
  266. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  267. defined(CONFIG_405EX)
  268. u32 val;
  269. mfsdr(sdr_mfr, val);
  270. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  271. mtsdr(sdr_mfr, val);
  272. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  273. u32 val;
  274. mfsdr(SDR0_ETH_CFG, val);
  275. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  276. mtsdr(SDR0_ETH_CFG, val);
  277. #endif
  278. }
  279. /*-----------------------------------------------------------------------------+
  280. | ppc_4xx_eth_halt
  281. | Disable MAL channel, and EMACn
  282. +-----------------------------------------------------------------------------*/
  283. static void ppc_4xx_eth_halt (struct eth_device *dev)
  284. {
  285. EMAC_4XX_HW_PST hw_p = dev->priv;
  286. u32 val = 10000;
  287. out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  288. /* 1st reset MAL channel */
  289. /* Note: writing a 0 to a channel has no effect */
  290. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  291. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  292. #else
  293. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  294. #endif
  295. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  296. /* wait for reset */
  297. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  298. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  299. val--;
  300. if (val == 0)
  301. break;
  302. }
  303. /* provide clocks for EMAC internal loopback */
  304. emac_loopback_enable(hw_p);
  305. /* EMAC RESET */
  306. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  307. /* remove clocks for EMAC internal loopback */
  308. emac_loopback_disable(hw_p);
  309. #ifndef CONFIG_NETCONSOLE
  310. hw_p->print_speed = 1; /* print speed message again next time */
  311. #endif
  312. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  313. /* don't bypass the TAHOE0/TAHOE1 cores for Linux */
  314. mfsdr(SDR0_ETH_CFG, val);
  315. val &= ~(SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  316. mtsdr(SDR0_ETH_CFG, val);
  317. #endif
  318. return;
  319. }
  320. #if defined (CONFIG_440GX)
  321. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  322. {
  323. unsigned long pfc1;
  324. unsigned long zmiifer;
  325. unsigned long rmiifer;
  326. mfsdr(sdr_pfc1, pfc1);
  327. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  328. zmiifer = 0;
  329. rmiifer = 0;
  330. switch (pfc1) {
  331. case 1:
  332. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  333. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  334. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  335. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  336. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  337. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  338. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  339. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  340. break;
  341. case 2:
  342. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  343. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  344. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  345. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  346. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  347. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  348. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  349. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  350. break;
  351. case 3:
  352. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  353. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  354. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  355. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  356. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  357. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  358. break;
  359. case 4:
  360. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  361. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  362. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  363. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  364. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  365. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  366. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  367. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  368. break;
  369. case 5:
  370. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  371. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  372. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  373. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  374. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  375. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  376. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  377. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  378. break;
  379. case 6:
  380. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  381. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  382. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  383. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  384. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  385. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  386. break;
  387. case 0:
  388. default:
  389. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  390. rmiifer = 0x0;
  391. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  392. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  393. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  394. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  395. break;
  396. }
  397. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  398. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  399. out_be32((void *)ZMII_FER, zmiifer);
  400. out_be32((void *)RGMII_FER, rmiifer);
  401. return ((int)pfc1);
  402. }
  403. #endif /* CONFIG_440_GX */
  404. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  405. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  406. {
  407. unsigned long zmiifer=0x0;
  408. unsigned long pfc1;
  409. mfsdr(sdr_pfc1, pfc1);
  410. pfc1 &= SDR0_PFC1_SELECT_MASK;
  411. switch (pfc1) {
  412. case SDR0_PFC1_SELECT_CONFIG_2:
  413. /* 1 x GMII port */
  414. out_be32((void *)ZMII_FER, 0x00);
  415. out_be32((void *)RGMII_FER, 0x00000037);
  416. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  417. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  418. break;
  419. case SDR0_PFC1_SELECT_CONFIG_4:
  420. /* 2 x RGMII ports */
  421. out_be32((void *)ZMII_FER, 0x00);
  422. out_be32((void *)RGMII_FER, 0x00000055);
  423. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  424. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  425. break;
  426. case SDR0_PFC1_SELECT_CONFIG_6:
  427. /* 2 x SMII ports */
  428. out_be32((void *)ZMII_FER,
  429. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  430. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  431. out_be32((void *)RGMII_FER, 0x00000000);
  432. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  433. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  434. break;
  435. case SDR0_PFC1_SELECT_CONFIG_1_2:
  436. /* only 1 x MII supported */
  437. out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  438. out_be32((void *)RGMII_FER, 0x00000000);
  439. bis->bi_phymode[0] = BI_PHYMODE_MII;
  440. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  441. break;
  442. default:
  443. break;
  444. }
  445. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  446. zmiifer = in_be32((void *)ZMII_FER);
  447. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  448. out_be32((void *)ZMII_FER, zmiifer);
  449. return ((int)0x0);
  450. }
  451. #endif /* CONFIG_440EPX */
  452. #if defined(CONFIG_405EX)
  453. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  454. {
  455. u32 rgmiifer = 0;
  456. /*
  457. * The 405EX(r)'s RGMII bridge can operate in one of several
  458. * modes, only one of which (2 x RGMII) allows the
  459. * simultaneous use of both EMACs on the 405EX.
  460. */
  461. switch (CONFIG_EMAC_PHY_MODE) {
  462. case EMAC_PHY_MODE_NONE:
  463. /* No ports */
  464. rgmiifer |= RGMII_FER_DIS << 0;
  465. rgmiifer |= RGMII_FER_DIS << 4;
  466. out_be32((void *)RGMII_FER, rgmiifer);
  467. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  468. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  469. break;
  470. case EMAC_PHY_MODE_NONE_RGMII:
  471. /* 1 x RGMII port on channel 0 */
  472. rgmiifer |= RGMII_FER_RGMII << 0;
  473. rgmiifer |= RGMII_FER_DIS << 4;
  474. out_be32((void *)RGMII_FER, rgmiifer);
  475. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  476. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  477. break;
  478. case EMAC_PHY_MODE_RGMII_NONE:
  479. /* 1 x RGMII port on channel 1 */
  480. rgmiifer |= RGMII_FER_DIS << 0;
  481. rgmiifer |= RGMII_FER_RGMII << 4;
  482. out_be32((void *)RGMII_FER, rgmiifer);
  483. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  484. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  485. break;
  486. case EMAC_PHY_MODE_RGMII_RGMII:
  487. /* 2 x RGMII ports */
  488. rgmiifer |= RGMII_FER_RGMII << 0;
  489. rgmiifer |= RGMII_FER_RGMII << 4;
  490. out_be32((void *)RGMII_FER, rgmiifer);
  491. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  492. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  493. break;
  494. case EMAC_PHY_MODE_NONE_GMII:
  495. /* 1 x GMII port on channel 0 */
  496. rgmiifer |= RGMII_FER_GMII << 0;
  497. rgmiifer |= RGMII_FER_DIS << 4;
  498. out_be32((void *)RGMII_FER, rgmiifer);
  499. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  500. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  501. break;
  502. case EMAC_PHY_MODE_NONE_MII:
  503. /* 1 x MII port on channel 0 */
  504. rgmiifer |= RGMII_FER_MII << 0;
  505. rgmiifer |= RGMII_FER_DIS << 4;
  506. out_be32((void *)RGMII_FER, rgmiifer);
  507. bis->bi_phymode[0] = BI_PHYMODE_MII;
  508. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  509. break;
  510. case EMAC_PHY_MODE_GMII_NONE:
  511. /* 1 x GMII port on channel 1 */
  512. rgmiifer |= RGMII_FER_DIS << 0;
  513. rgmiifer |= RGMII_FER_GMII << 4;
  514. out_be32((void *)RGMII_FER, rgmiifer);
  515. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  516. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  517. break;
  518. case EMAC_PHY_MODE_MII_NONE:
  519. /* 1 x MII port on channel 1 */
  520. rgmiifer |= RGMII_FER_DIS << 0;
  521. rgmiifer |= RGMII_FER_MII << 4;
  522. out_be32((void *)RGMII_FER, rgmiifer);
  523. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  524. bis->bi_phymode[1] = BI_PHYMODE_MII;
  525. break;
  526. default:
  527. break;
  528. }
  529. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  530. rgmiifer = in_be32((void *)RGMII_FER);
  531. rgmiifer |= (1 << (19-devnum));
  532. out_be32((void *)RGMII_FER, rgmiifer);
  533. return ((int)0x0);
  534. }
  535. #endif /* CONFIG_405EX */
  536. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  537. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  538. {
  539. u32 eth_cfg;
  540. u32 zmiifer; /* ZMII0_FER reg. */
  541. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  542. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  543. int mode;
  544. zmiifer = 0;
  545. rmiifer = 0;
  546. rmiifer1 = 0;
  547. #if defined(CONFIG_460EX)
  548. mode = 9;
  549. #else
  550. mode = 10;
  551. #endif
  552. /* TODO:
  553. * NOTE: 460GT has 2 RGMII bridge cores:
  554. * emac0 ------ RGMII0_BASE
  555. * |
  556. * emac1 -----+
  557. *
  558. * emac2 ------ RGMII1_BASE
  559. * |
  560. * emac3 -----+
  561. *
  562. * 460EX has 1 RGMII bridge core:
  563. * and RGMII1_BASE is disabled
  564. * emac0 ------ RGMII0_BASE
  565. * |
  566. * emac1 -----+
  567. */
  568. /*
  569. * Right now only 2*RGMII is supported. Please extend when needed.
  570. * sr - 2008-02-19
  571. */
  572. switch (mode) {
  573. case 1:
  574. /* 1 MII - 460EX */
  575. /* GMC0 EMAC4_0, ZMII Bridge */
  576. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  577. bis->bi_phymode[0] = BI_PHYMODE_MII;
  578. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  579. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  580. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  581. break;
  582. case 2:
  583. /* 2 MII - 460GT */
  584. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  585. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  586. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  587. bis->bi_phymode[0] = BI_PHYMODE_MII;
  588. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  589. bis->bi_phymode[2] = BI_PHYMODE_MII;
  590. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  591. break;
  592. case 3:
  593. /* 2 RMII - 460EX */
  594. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  595. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  596. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  597. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  598. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  599. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  600. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  601. break;
  602. case 4:
  603. /* 4 RMII - 460GT */
  604. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  605. /* ZMII Bridge */
  606. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  607. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  608. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  609. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  610. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  611. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  612. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  613. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  614. break;
  615. case 5:
  616. /* 2 SMII - 460EX */
  617. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  618. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  619. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  620. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  621. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  622. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  623. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  624. break;
  625. case 6:
  626. /* 4 SMII - 460GT */
  627. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  628. /* ZMII Bridge */
  629. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  630. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  631. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  632. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  633. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  634. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  635. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  636. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  637. break;
  638. case 7:
  639. /* This is the default mode that we want for board bringup - Maple */
  640. /* 1 GMII - 460EX */
  641. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  642. rmiifer |= RGMII_FER_MDIO(0);
  643. if (devnum == 0) {
  644. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  645. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  646. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  647. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  648. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  649. } else {
  650. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  651. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  652. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  653. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  654. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  655. }
  656. break;
  657. case 8:
  658. /* 2 GMII - 460GT */
  659. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  660. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  661. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  662. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  663. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  664. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  665. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  666. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  667. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  668. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  669. break;
  670. case 9:
  671. /* 2 RGMII - 460EX */
  672. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  673. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  674. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  675. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  676. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  677. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  678. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  679. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  680. break;
  681. case 10:
  682. /* 4 RGMII - 460GT */
  683. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  684. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  685. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  686. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  687. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  688. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  689. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  690. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  691. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  692. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  693. break;
  694. default:
  695. break;
  696. }
  697. /* Set EMAC for MDIO */
  698. mfsdr(SDR0_ETH_CFG, eth_cfg);
  699. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  700. mtsdr(SDR0_ETH_CFG, eth_cfg);
  701. out_be32((void *)RGMII_FER, rmiifer);
  702. #if defined(CONFIG_460GT)
  703. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  704. #endif
  705. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  706. mfsdr(SDR0_ETH_CFG, eth_cfg);
  707. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  708. mtsdr(SDR0_ETH_CFG, eth_cfg);
  709. return 0;
  710. }
  711. #endif /* CONFIG_460EX || CONFIG_460GT */
  712. static inline void *malloc_aligned(u32 size, u32 align)
  713. {
  714. return (void *)(((u32)malloc(size + align) + align - 1) &
  715. ~(align - 1));
  716. }
  717. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  718. {
  719. int i;
  720. unsigned long reg = 0;
  721. unsigned long msr;
  722. unsigned long speed;
  723. unsigned long duplex;
  724. unsigned long failsafe;
  725. unsigned mode_reg;
  726. unsigned short devnum;
  727. unsigned short reg_short;
  728. #if defined(CONFIG_440GX) || \
  729. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  730. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  731. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  732. defined(CONFIG_405EX)
  733. sys_info_t sysinfo;
  734. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  735. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  736. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  737. defined(CONFIG_405EX)
  738. int ethgroup = -1;
  739. #endif
  740. #endif
  741. u32 bd_cached;
  742. u32 bd_uncached = 0;
  743. #ifdef CONFIG_4xx_DCACHE
  744. static u32 last_used_ea = 0;
  745. #endif
  746. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  747. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  748. defined(CONFIG_405EX)
  749. int rgmii_channel;
  750. #endif
  751. EMAC_4XX_HW_PST hw_p = dev->priv;
  752. /* before doing anything, figure out if we have a MAC address */
  753. /* if not, bail */
  754. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  755. printf("ERROR: ethaddr not set!\n");
  756. return -1;
  757. }
  758. #if defined(CONFIG_440GX) || \
  759. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  760. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  761. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  762. defined(CONFIG_405EX)
  763. /* Need to get the OPB frequency so we can access the PHY */
  764. get_sys_info (&sysinfo);
  765. #endif
  766. msr = mfmsr ();
  767. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  768. devnum = hw_p->devnum;
  769. #ifdef INFO_4XX_ENET
  770. /* AS.HARNOIS
  771. * We should have :
  772. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  773. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  774. * is possible that new packets (without relationship with
  775. * current transfer) have got the time to arrived before
  776. * netloop calls eth_halt
  777. */
  778. printf ("About preceeding transfer (eth%d):\n"
  779. "- Sent packet number %d\n"
  780. "- Received packet number %d\n"
  781. "- Handled packet number %d\n",
  782. hw_p->devnum,
  783. hw_p->stats.pkts_tx,
  784. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  785. hw_p->stats.pkts_tx = 0;
  786. hw_p->stats.pkts_rx = 0;
  787. hw_p->stats.pkts_handled = 0;
  788. hw_p->print_speed = 1; /* print speed message again next time */
  789. #endif
  790. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  791. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  792. hw_p->rx_slot = 0; /* MAL Receive Slot */
  793. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  794. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  795. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  796. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  797. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  798. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  799. /* set RMII mode */
  800. /* NOTE: 440GX spec states that mode is mutually exclusive */
  801. /* NOTE: Therefore, disable all other EMACS, since we handle */
  802. /* NOTE: only one emac at a time */
  803. reg = 0;
  804. out_be32((void *)ZMII_FER, 0);
  805. udelay (100);
  806. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  807. out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  808. #elif defined(CONFIG_440GX) || \
  809. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  810. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  811. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  812. #endif
  813. out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  814. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  815. #if defined(CONFIG_405EX)
  816. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  817. #endif
  818. sync();
  819. /* provide clocks for EMAC internal loopback */
  820. emac_loopback_enable(hw_p);
  821. /* EMAC RESET */
  822. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  823. /* remove clocks for EMAC internal loopback */
  824. emac_loopback_disable(hw_p);
  825. failsafe = 1000;
  826. while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  827. udelay (1000);
  828. failsafe--;
  829. }
  830. if (failsafe <= 0)
  831. printf("\nProblem resetting EMAC!\n");
  832. #if defined(CONFIG_440GX) || \
  833. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  834. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  835. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  836. defined(CONFIG_405EX)
  837. /* Whack the M1 register */
  838. mode_reg = 0x0;
  839. mode_reg &= ~0x00000038;
  840. if (sysinfo.freqOPB <= 50000000);
  841. else if (sysinfo.freqOPB <= 66666667)
  842. mode_reg |= EMAC_M1_OBCI_66;
  843. else if (sysinfo.freqOPB <= 83333333)
  844. mode_reg |= EMAC_M1_OBCI_83;
  845. else if (sysinfo.freqOPB <= 100000000)
  846. mode_reg |= EMAC_M1_OBCI_100;
  847. else
  848. mode_reg |= EMAC_M1_OBCI_GT100;
  849. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  850. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  851. /* wait for PHY to complete auto negotiation */
  852. reg_short = 0;
  853. #ifndef CONFIG_CS8952_PHY
  854. switch (devnum) {
  855. case 0:
  856. reg = CONFIG_PHY_ADDR;
  857. break;
  858. #if defined (CONFIG_PHY1_ADDR)
  859. case 1:
  860. reg = CONFIG_PHY1_ADDR;
  861. break;
  862. #endif
  863. #if defined (CONFIG_PHY2_ADDR)
  864. case 2:
  865. reg = CONFIG_PHY2_ADDR;
  866. break;
  867. #endif
  868. #if defined (CONFIG_PHY3_ADDR)
  869. case 3:
  870. reg = CONFIG_PHY3_ADDR;
  871. break;
  872. #endif
  873. default:
  874. reg = CONFIG_PHY_ADDR;
  875. break;
  876. }
  877. bis->bi_phynum[devnum] = reg;
  878. #if defined(CONFIG_PHY_RESET)
  879. /*
  880. * Reset the phy, only if its the first time through
  881. * otherwise, just check the speeds & feeds
  882. */
  883. if (hw_p->first_init == 0) {
  884. #if defined(CONFIG_M88E1111_PHY)
  885. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  886. miiphy_write (dev->name, reg, 0x18, 0x4101);
  887. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  888. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  889. #endif
  890. miiphy_reset (dev->name, reg);
  891. #if defined(CONFIG_440GX) || \
  892. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  893. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  894. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  895. defined(CONFIG_405EX)
  896. #if defined(CONFIG_CIS8201_PHY)
  897. /*
  898. * Cicada 8201 PHY needs to have an extended register whacked
  899. * for RGMII mode.
  900. */
  901. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  902. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  903. miiphy_write (dev->name, reg, 23, 0x1300);
  904. #else
  905. miiphy_write (dev->name, reg, 23, 0x1000);
  906. #endif
  907. /*
  908. * Vitesse VSC8201/Cicada CIS8201 errata:
  909. * Interoperability problem with Intel 82547EI phys
  910. * This work around (provided by Vitesse) changes
  911. * the default timer convergence from 8ms to 12ms
  912. */
  913. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  914. miiphy_write (dev->name, reg, 0x08, 0x0200);
  915. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  916. miiphy_write (dev->name, reg, 0x02, 0x0004);
  917. miiphy_write (dev->name, reg, 0x01, 0x0671);
  918. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  919. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  920. miiphy_write (dev->name, reg, 0x08, 0x0000);
  921. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  922. /* end Vitesse/Cicada errata */
  923. }
  924. #endif
  925. #if defined(CONFIG_ET1011C_PHY)
  926. /*
  927. * Agere ET1011c PHY needs to have an extended register whacked
  928. * for RGMII mode.
  929. */
  930. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  931. miiphy_read (dev->name, reg, 0x16, &reg_short);
  932. reg_short &= ~(0x7);
  933. reg_short |= 0x6; /* RGMII DLL Delay*/
  934. miiphy_write (dev->name, reg, 0x16, reg_short);
  935. miiphy_read (dev->name, reg, 0x17, &reg_short);
  936. reg_short &= ~(0x40);
  937. miiphy_write (dev->name, reg, 0x17, reg_short);
  938. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  939. }
  940. #endif
  941. #endif
  942. /* Start/Restart autonegotiation */
  943. phy_setup_aneg (dev->name, reg);
  944. udelay (1000);
  945. }
  946. #endif /* defined(CONFIG_PHY_RESET) */
  947. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  948. /*
  949. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  950. */
  951. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  952. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  953. puts ("Waiting for PHY auto negotiation to complete");
  954. i = 0;
  955. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  956. /*
  957. * Timeout reached ?
  958. */
  959. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  960. puts (" TIMEOUT !\n");
  961. break;
  962. }
  963. if ((i++ % 1000) == 0) {
  964. putc ('.');
  965. }
  966. udelay (1000); /* 1 ms */
  967. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  968. }
  969. puts (" done\n");
  970. udelay (500000); /* another 500 ms (results in faster booting) */
  971. }
  972. #endif /* #ifndef CONFIG_CS8952_PHY */
  973. speed = miiphy_speed (dev->name, reg);
  974. duplex = miiphy_duplex (dev->name, reg);
  975. if (hw_p->print_speed) {
  976. hw_p->print_speed = 0;
  977. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  978. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  979. hw_p->devnum);
  980. }
  981. #if defined(CONFIG_440) && \
  982. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  983. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  984. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  985. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  986. mfsdr(sdr_mfr, reg);
  987. if (speed == 100) {
  988. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  989. } else {
  990. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  991. }
  992. mtsdr(sdr_mfr, reg);
  993. #endif
  994. /* Set ZMII/RGMII speed according to the phy link speed */
  995. reg = in_be32((void *)ZMII_SSR);
  996. if ( (speed == 100) || (speed == 1000) )
  997. out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  998. else
  999. out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  1000. if ((devnum == 2) || (devnum == 3)) {
  1001. if (speed == 1000)
  1002. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  1003. else if (speed == 100)
  1004. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  1005. else if (speed == 10)
  1006. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  1007. else {
  1008. printf("Error in RGMII Speed\n");
  1009. return -1;
  1010. }
  1011. out_be32((void *)RGMII_SSR, reg);
  1012. }
  1013. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  1014. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1015. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1016. defined(CONFIG_405EX)
  1017. if (devnum >= 2)
  1018. rgmii_channel = devnum - 2;
  1019. else
  1020. rgmii_channel = devnum;
  1021. if (speed == 1000)
  1022. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V(rgmii_channel));
  1023. else if (speed == 100)
  1024. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V(rgmii_channel));
  1025. else if (speed == 10)
  1026. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V(rgmii_channel));
  1027. else {
  1028. printf("Error in RGMII Speed\n");
  1029. return -1;
  1030. }
  1031. out_be32((void *)RGMII_SSR, reg);
  1032. #if defined(CONFIG_460GT)
  1033. if ((devnum == 2) || (devnum == 3))
  1034. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  1035. #endif
  1036. #endif
  1037. /* set the Mal configuration reg */
  1038. #if defined(CONFIG_440GX) || \
  1039. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1040. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1041. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1042. defined(CONFIG_405EX)
  1043. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  1044. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  1045. #else
  1046. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  1047. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  1048. if (get_pvr() == PVR_440GP_RB) {
  1049. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  1050. }
  1051. #endif
  1052. /*
  1053. * Malloc MAL buffer desciptors, make sure they are
  1054. * aligned on cache line boundary size
  1055. * (401/403/IOP480 = 16, 405 = 32)
  1056. * and doesn't cross cache block boundaries.
  1057. */
  1058. if (hw_p->first_init == 0) {
  1059. debug("*** Allocating descriptor memory ***\n");
  1060. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  1061. if (!bd_cached) {
  1062. printf("%s: Error allocating MAL descriptor buffers!\n", __func__);
  1063. return -1;
  1064. }
  1065. #ifdef CONFIG_4xx_DCACHE
  1066. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  1067. if (!last_used_ea)
  1068. #if defined(CFG_MEM_TOP_HIDE)
  1069. bd_uncached = bis->bi_memsize + CFG_MEM_TOP_HIDE;
  1070. #else
  1071. bd_uncached = bis->bi_memsize;
  1072. #endif
  1073. else
  1074. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  1075. last_used_ea = bd_uncached;
  1076. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  1077. TLB_WORD2_I_ENABLE);
  1078. #else
  1079. bd_uncached = bd_cached;
  1080. #endif
  1081. hw_p->tx_phys = bd_cached;
  1082. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  1083. hw_p->tx = (mal_desc_t *)(bd_uncached);
  1084. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  1085. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  1086. }
  1087. for (i = 0; i < NUM_TX_BUFF; i++) {
  1088. hw_p->tx[i].ctrl = 0;
  1089. hw_p->tx[i].data_len = 0;
  1090. if (hw_p->first_init == 0)
  1091. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  1092. L1_CACHE_BYTES);
  1093. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  1094. if ((NUM_TX_BUFF - 1) == i)
  1095. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  1096. hw_p->tx_run[i] = -1;
  1097. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  1098. }
  1099. for (i = 0; i < NUM_RX_BUFF; i++) {
  1100. hw_p->rx[i].ctrl = 0;
  1101. hw_p->rx[i].data_len = 0;
  1102. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  1103. if ((NUM_RX_BUFF - 1) == i)
  1104. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  1105. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  1106. hw_p->rx_ready[i] = -1;
  1107. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  1108. }
  1109. reg = 0x00000000;
  1110. reg |= dev->enetaddr[0]; /* set high address */
  1111. reg = reg << 8;
  1112. reg |= dev->enetaddr[1];
  1113. out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
  1114. reg = 0x00000000;
  1115. reg |= dev->enetaddr[2]; /* set low address */
  1116. reg = reg << 8;
  1117. reg |= dev->enetaddr[3];
  1118. reg = reg << 8;
  1119. reg |= dev->enetaddr[4];
  1120. reg = reg << 8;
  1121. reg |= dev->enetaddr[5];
  1122. out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
  1123. switch (devnum) {
  1124. case 1:
  1125. /* setup MAL tx & rx channel pointers */
  1126. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1127. mtdcr (maltxctp2r, hw_p->tx_phys);
  1128. #else
  1129. mtdcr (maltxctp1r, hw_p->tx_phys);
  1130. #endif
  1131. #if defined(CONFIG_440)
  1132. mtdcr (maltxbattr, 0x0);
  1133. mtdcr (malrxbattr, 0x0);
  1134. #endif
  1135. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1136. mtdcr (malrxctp8r, hw_p->rx_phys);
  1137. /* set RX buffer size */
  1138. mtdcr (malrcbs8, ENET_MAX_MTU_ALIGNED / 16);
  1139. #else
  1140. mtdcr (malrxctp1r, hw_p->rx_phys);
  1141. /* set RX buffer size */
  1142. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  1143. #endif
  1144. break;
  1145. #if defined (CONFIG_440GX)
  1146. case 2:
  1147. /* setup MAL tx & rx channel pointers */
  1148. mtdcr (maltxbattr, 0x0);
  1149. mtdcr (malrxbattr, 0x0);
  1150. mtdcr (maltxctp2r, hw_p->tx_phys);
  1151. mtdcr (malrxctp2r, hw_p->rx_phys);
  1152. /* set RX buffer size */
  1153. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  1154. break;
  1155. case 3:
  1156. /* setup MAL tx & rx channel pointers */
  1157. mtdcr (maltxbattr, 0x0);
  1158. mtdcr (maltxctp3r, hw_p->tx_phys);
  1159. mtdcr (malrxbattr, 0x0);
  1160. mtdcr (malrxctp3r, hw_p->rx_phys);
  1161. /* set RX buffer size */
  1162. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  1163. break;
  1164. #endif /* CONFIG_440GX */
  1165. #if defined (CONFIG_460GT)
  1166. case 2:
  1167. /* setup MAL tx & rx channel pointers */
  1168. mtdcr (maltxbattr, 0x0);
  1169. mtdcr (malrxbattr, 0x0);
  1170. mtdcr (maltxctp2r, hw_p->tx_phys);
  1171. mtdcr (malrxctp16r, hw_p->rx_phys);
  1172. /* set RX buffer size */
  1173. mtdcr (malrcbs16, ENET_MAX_MTU_ALIGNED / 16);
  1174. break;
  1175. case 3:
  1176. /* setup MAL tx & rx channel pointers */
  1177. mtdcr (maltxbattr, 0x0);
  1178. mtdcr (malrxbattr, 0x0);
  1179. mtdcr (maltxctp3r, hw_p->tx_phys);
  1180. mtdcr (malrxctp24r, hw_p->rx_phys);
  1181. /* set RX buffer size */
  1182. mtdcr (malrcbs24, ENET_MAX_MTU_ALIGNED / 16);
  1183. break;
  1184. #endif /* CONFIG_460GT */
  1185. case 0:
  1186. default:
  1187. /* setup MAL tx & rx channel pointers */
  1188. #if defined(CONFIG_440)
  1189. mtdcr (maltxbattr, 0x0);
  1190. mtdcr (malrxbattr, 0x0);
  1191. #endif
  1192. mtdcr (maltxctp0r, hw_p->tx_phys);
  1193. mtdcr (malrxctp0r, hw_p->rx_phys);
  1194. /* set RX buffer size */
  1195. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  1196. break;
  1197. }
  1198. /* Enable MAL transmit and receive channels */
  1199. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1200. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1201. #else
  1202. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1203. #endif
  1204. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1205. /* set transmit enable & receive enable */
  1206. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  1207. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  1208. /* set rx-/tx-fifo size */
  1209. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1210. /* set speed */
  1211. if (speed == _1000BASET) {
  1212. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1213. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1214. unsigned long pfc1;
  1215. mfsdr (sdr_pfc1, pfc1);
  1216. pfc1 |= SDR0_PFC1_EM_1000;
  1217. mtsdr (sdr_pfc1, pfc1);
  1218. #endif
  1219. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  1220. } else if (speed == _100BASET)
  1221. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  1222. else
  1223. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1224. if (duplex == FULL)
  1225. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  1226. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  1227. /* Enable broadcast and indvidual address */
  1228. /* TBS: enabling runts as some misbehaved nics will send runts */
  1229. out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1230. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1231. /* set transmit request threshold register */
  1232. out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1233. /* set receive low/high water mark register */
  1234. #if defined(CONFIG_440)
  1235. /* 440s has a 64 byte burst length */
  1236. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1237. #else
  1238. /* 405s have a 16 byte burst length */
  1239. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1240. #endif /* defined(CONFIG_440) */
  1241. out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  1242. /* Set fifo limit entry in tx mode 0 */
  1243. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  1244. /* Frame gap set */
  1245. out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1246. /* Set EMAC IER */
  1247. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1248. if (speed == _100BASET)
  1249. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1250. out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1251. out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  1252. if (hw_p->first_init == 0) {
  1253. /*
  1254. * Connect interrupt service routines
  1255. */
  1256. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1257. (interrupt_handler_t *) enetInt, dev);
  1258. }
  1259. mtmsr (msr); /* enable interrupts again */
  1260. hw_p->bis = bis;
  1261. hw_p->first_init = 1;
  1262. return 0;
  1263. }
  1264. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  1265. int len)
  1266. {
  1267. struct enet_frame *ef_ptr;
  1268. ulong time_start, time_now;
  1269. unsigned long temp_txm0;
  1270. EMAC_4XX_HW_PST hw_p = dev->priv;
  1271. ef_ptr = (struct enet_frame *) ptr;
  1272. /*-----------------------------------------------------------------------+
  1273. * Copy in our address into the frame.
  1274. *-----------------------------------------------------------------------*/
  1275. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1276. /*-----------------------------------------------------------------------+
  1277. * If frame is too long or too short, modify length.
  1278. *-----------------------------------------------------------------------*/
  1279. /* TBS: where does the fragment go???? */
  1280. if (len > ENET_MAX_MTU)
  1281. len = ENET_MAX_MTU;
  1282. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1283. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1284. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1285. /*-----------------------------------------------------------------------+
  1286. * set TX Buffer busy, and send it
  1287. *-----------------------------------------------------------------------*/
  1288. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1289. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1290. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1291. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1292. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1293. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1294. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1295. sync();
  1296. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
  1297. in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  1298. #ifdef INFO_4XX_ENET
  1299. hw_p->stats.pkts_tx++;
  1300. #endif
  1301. /*-----------------------------------------------------------------------+
  1302. * poll unitl the packet is sent and then make sure it is OK
  1303. *-----------------------------------------------------------------------*/
  1304. time_start = get_timer (0);
  1305. while (1) {
  1306. temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
  1307. /* loop until either TINT turns on or 3 seconds elapse */
  1308. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  1309. /* transmit is done, so now check for errors
  1310. * If there is an error, an interrupt should
  1311. * happen when we return
  1312. */
  1313. time_now = get_timer (0);
  1314. if ((time_now - time_start) > 3000) {
  1315. return (-1);
  1316. }
  1317. } else {
  1318. return (len);
  1319. }
  1320. }
  1321. }
  1322. int enetInt (struct eth_device *dev)
  1323. {
  1324. int serviced;
  1325. int rc = -1; /* default to not us */
  1326. u32 mal_isr;
  1327. u32 emac_isr = 0;
  1328. u32 mal_eob;
  1329. u32 uic_mal;
  1330. u32 uic_mal_err;
  1331. u32 uic_emac;
  1332. u32 uic_emac_b;
  1333. EMAC_4XX_HW_PST hw_p;
  1334. /*
  1335. * Because the mal is generic, we need to get the current
  1336. * eth device
  1337. */
  1338. #if defined(CONFIG_NET_MULTI)
  1339. dev = eth_get_dev();
  1340. #else
  1341. dev = emac0_dev;
  1342. #endif
  1343. hw_p = dev->priv;
  1344. /* enter loop that stays in interrupt code until nothing to service */
  1345. do {
  1346. serviced = 0;
  1347. uic_mal = mfdcr(UIC_BASE_MAL + UIC_MSR);
  1348. uic_mal_err = mfdcr(UIC_BASE_MAL_ERR + UIC_MSR);
  1349. uic_emac = mfdcr(UIC_BASE_EMAC + UIC_MSR);
  1350. uic_emac_b = mfdcr(UIC_BASE_EMAC_B + UIC_MSR);
  1351. if (!(uic_mal & (UIC_MAL_RXEOB | UIC_MAL_TXEOB))
  1352. && !(uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE))
  1353. && !(uic_emac & UIC_ETHx) && !(uic_emac_b & UIC_ETHxB)) {
  1354. /* not for us */
  1355. return (rc);
  1356. }
  1357. /* get and clear controller status interrupts */
  1358. /* look at MAL and EMAC error interrupts */
  1359. if (uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)) {
  1360. /* we have a MAL error interrupt */
  1361. mal_isr = mfdcr(malesr);
  1362. mal_err(dev, mal_isr, uic_mal_err,
  1363. MAL_UIC_DEF, MAL_UIC_ERR);
  1364. /* clear MAL error interrupt status bits */
  1365. mtdcr(UIC_BASE_MAL_ERR + UIC_SR,
  1366. UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE);
  1367. return -1;
  1368. }
  1369. /* look for EMAC errors */
  1370. if ((uic_emac & UIC_ETHx) || (uic_emac_b & UIC_ETHxB)) {
  1371. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1372. emac_err(dev, emac_isr);
  1373. /* clear EMAC error interrupt status bits */
  1374. mtdcr(UIC_BASE_EMAC + UIC_SR, UIC_ETHx);
  1375. mtdcr(UIC_BASE_EMAC_B + UIC_SR, UIC_ETHxB);
  1376. return -1;
  1377. }
  1378. /* handle MAX TX EOB interrupt from a tx */
  1379. if (uic_mal & UIC_MAL_TXEOB) {
  1380. /* clear MAL interrupt status bits */
  1381. mal_eob = mfdcr(maltxeobisr);
  1382. mtdcr(maltxeobisr, mal_eob);
  1383. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_TXEOB);
  1384. /* indicate that we serviced an interrupt */
  1385. serviced = 1;
  1386. rc = 0;
  1387. }
  1388. /* handle MAL RX EOB interupt from a receive */
  1389. /* check for EOB on valid channels */
  1390. if (uic_mal & UIC_MAL_RXEOB) {
  1391. mal_eob = mfdcr(malrxeobisr);
  1392. if (mal_eob &
  1393. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL))) {
  1394. /* push packet to upper layer */
  1395. enet_rcv(dev, emac_isr);
  1396. /* clear MAL interrupt status bits */
  1397. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_RXEOB);
  1398. /* indicate that we serviced an interrupt */
  1399. serviced = 1;
  1400. rc = 0;
  1401. }
  1402. }
  1403. } while (serviced);
  1404. return (rc);
  1405. }
  1406. /*-----------------------------------------------------------------------------+
  1407. * MAL Error Routine
  1408. *-----------------------------------------------------------------------------*/
  1409. static void mal_err (struct eth_device *dev, unsigned long isr,
  1410. unsigned long uic, unsigned long maldef,
  1411. unsigned long mal_errr)
  1412. {
  1413. EMAC_4XX_HW_PST hw_p = dev->priv;
  1414. mtdcr (malesr, isr); /* clear interrupt */
  1415. /* clear DE interrupt */
  1416. mtdcr (maltxdeir, 0xC0000000);
  1417. mtdcr (malrxdeir, 0x80000000);
  1418. #ifdef INFO_4XX_ENET
  1419. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1420. #endif
  1421. eth_init (hw_p->bis); /* start again... */
  1422. }
  1423. /*-----------------------------------------------------------------------------+
  1424. * EMAC Error Routine
  1425. *-----------------------------------------------------------------------------*/
  1426. static void emac_err (struct eth_device *dev, unsigned long isr)
  1427. {
  1428. EMAC_4XX_HW_PST hw_p = dev->priv;
  1429. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1430. out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
  1431. }
  1432. /*-----------------------------------------------------------------------------+
  1433. * enet_rcv() handles the ethernet receive data
  1434. *-----------------------------------------------------------------------------*/
  1435. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1436. {
  1437. struct enet_frame *ef_ptr;
  1438. unsigned long data_len;
  1439. unsigned long rx_eob_isr;
  1440. EMAC_4XX_HW_PST hw_p = dev->priv;
  1441. int handled = 0;
  1442. int i;
  1443. int loop_count = 0;
  1444. rx_eob_isr = mfdcr (malrxeobisr);
  1445. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1446. /* clear EOB */
  1447. mtdcr (malrxeobisr, rx_eob_isr);
  1448. /* EMAC RX done */
  1449. while (1) { /* do all */
  1450. i = hw_p->rx_slot;
  1451. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1452. || (loop_count >= NUM_RX_BUFF))
  1453. break;
  1454. loop_count++;
  1455. handled++;
  1456. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1457. if (data_len) {
  1458. if (data_len > ENET_MAX_MTU) /* Check len */
  1459. data_len = 0;
  1460. else {
  1461. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1462. data_len = 0;
  1463. hw_p->stats.rx_err_log[hw_p->
  1464. rx_err_index]
  1465. = hw_p->rx[i].ctrl;
  1466. hw_p->rx_err_index++;
  1467. if (hw_p->rx_err_index ==
  1468. MAX_ERR_LOG)
  1469. hw_p->rx_err_index =
  1470. 0;
  1471. } /* emac_erros */
  1472. } /* data_len < max mtu */
  1473. } /* if data_len */
  1474. if (!data_len) { /* no data */
  1475. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1476. hw_p->stats.data_len_err++; /* Error at Rx */
  1477. }
  1478. /* !data_len */
  1479. /* AS.HARNOIS */
  1480. /* Check if user has already eaten buffer */
  1481. /* if not => ERROR */
  1482. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1483. if (hw_p->is_receiving)
  1484. printf ("ERROR : Receive buffers are full!\n");
  1485. break;
  1486. } else {
  1487. hw_p->stats.rx_frames++;
  1488. hw_p->stats.rx += data_len;
  1489. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1490. data_ptr;
  1491. #ifdef INFO_4XX_ENET
  1492. hw_p->stats.pkts_rx++;
  1493. #endif
  1494. /* AS.HARNOIS
  1495. * use ring buffer
  1496. */
  1497. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1498. hw_p->rx_i_index++;
  1499. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1500. hw_p->rx_i_index = 0;
  1501. hw_p->rx_slot++;
  1502. if (NUM_RX_BUFF == hw_p->rx_slot)
  1503. hw_p->rx_slot = 0;
  1504. /* AS.HARNOIS
  1505. * free receive buffer only when
  1506. * buffer has been handled (eth_rx)
  1507. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1508. */
  1509. } /* if data_len */
  1510. } /* while */
  1511. } /* if EMACK_RXCHL */
  1512. }
  1513. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1514. {
  1515. int length;
  1516. int user_index;
  1517. unsigned long msr;
  1518. EMAC_4XX_HW_PST hw_p = dev->priv;
  1519. hw_p->is_receiving = 1; /* tell driver */
  1520. for (;;) {
  1521. /* AS.HARNOIS
  1522. * use ring buffer and
  1523. * get index from rx buffer desciptor queue
  1524. */
  1525. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1526. if (user_index == -1) {
  1527. length = -1;
  1528. break; /* nothing received - leave for() loop */
  1529. }
  1530. msr = mfmsr ();
  1531. mtmsr (msr & ~(MSR_EE));
  1532. length = hw_p->rx[user_index].data_len & 0x0fff;
  1533. /* Pass the packet up to the protocol layers. */
  1534. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1535. /* NetReceive(NetRxPackets[i], length); */
  1536. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1537. (u32)hw_p->rx[user_index].data_ptr +
  1538. length - 4);
  1539. NetReceive (NetRxPackets[user_index], length - 4);
  1540. /* Free Recv Buffer */
  1541. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1542. /* Free rx buffer descriptor queue */
  1543. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1544. hw_p->rx_u_index++;
  1545. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1546. hw_p->rx_u_index = 0;
  1547. #ifdef INFO_4XX_ENET
  1548. hw_p->stats.pkts_handled++;
  1549. #endif
  1550. mtmsr (msr); /* Enable IRQ's */
  1551. }
  1552. hw_p->is_receiving = 0; /* tell driver */
  1553. return length;
  1554. }
  1555. int ppc_4xx_eth_initialize (bd_t * bis)
  1556. {
  1557. static int virgin = 0;
  1558. struct eth_device *dev;
  1559. int eth_num = 0;
  1560. EMAC_4XX_HW_PST hw = NULL;
  1561. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1562. u32 hw_addr[4];
  1563. u32 mal_ier;
  1564. #if defined(CONFIG_440GX)
  1565. unsigned long pfc1;
  1566. mfsdr (sdr_pfc1, pfc1);
  1567. pfc1 &= ~(0x01e00000);
  1568. pfc1 |= 0x01200000;
  1569. mtsdr (sdr_pfc1, pfc1);
  1570. #endif
  1571. /* first clear all mac-addresses */
  1572. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1573. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1574. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1575. switch (eth_num) {
  1576. default: /* fall through */
  1577. case 0:
  1578. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1579. bis->bi_enetaddr, 6);
  1580. hw_addr[eth_num] = 0x0;
  1581. break;
  1582. #ifdef CONFIG_HAS_ETH1
  1583. case 1:
  1584. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1585. bis->bi_enet1addr, 6);
  1586. hw_addr[eth_num] = 0x100;
  1587. break;
  1588. #endif
  1589. #ifdef CONFIG_HAS_ETH2
  1590. case 2:
  1591. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1592. bis->bi_enet2addr, 6);
  1593. #if defined(CONFIG_460GT)
  1594. hw_addr[eth_num] = 0x300;
  1595. #else
  1596. hw_addr[eth_num] = 0x400;
  1597. #endif
  1598. break;
  1599. #endif
  1600. #ifdef CONFIG_HAS_ETH3
  1601. case 3:
  1602. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1603. bis->bi_enet3addr, 6);
  1604. #if defined(CONFIG_460GT)
  1605. hw_addr[eth_num] = 0x400;
  1606. #else
  1607. hw_addr[eth_num] = 0x600;
  1608. #endif
  1609. break;
  1610. #endif
  1611. }
  1612. }
  1613. /* set phy num and mode */
  1614. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1615. bis->bi_phymode[0] = 0;
  1616. #if defined(CONFIG_PHY1_ADDR)
  1617. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1618. bis->bi_phymode[1] = 0;
  1619. #endif
  1620. #if defined(CONFIG_440GX)
  1621. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1622. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1623. bis->bi_phymode[2] = 2;
  1624. bis->bi_phymode[3] = 2;
  1625. #endif
  1626. #if defined(CONFIG_440GX) || \
  1627. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1628. defined(CONFIG_405EX)
  1629. ppc_4xx_eth_setup_bridge(0, bis);
  1630. #endif
  1631. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1632. /*
  1633. * See if we can actually bring up the interface,
  1634. * otherwise, skip it
  1635. */
  1636. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1637. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1638. continue;
  1639. }
  1640. /* Allocate device structure */
  1641. dev = (struct eth_device *) malloc (sizeof (*dev));
  1642. if (dev == NULL) {
  1643. printf ("ppc_4xx_eth_initialize: "
  1644. "Cannot allocate eth_device %d\n", eth_num);
  1645. return (-1);
  1646. }
  1647. memset(dev, 0, sizeof(*dev));
  1648. /* Allocate our private use data */
  1649. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1650. if (hw == NULL) {
  1651. printf ("ppc_4xx_eth_initialize: "
  1652. "Cannot allocate private hw data for eth_device %d",
  1653. eth_num);
  1654. free (dev);
  1655. return (-1);
  1656. }
  1657. memset(hw, 0, sizeof(*hw));
  1658. hw->hw_addr = hw_addr[eth_num];
  1659. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1660. hw->devnum = eth_num;
  1661. hw->print_speed = 1;
  1662. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1663. dev->priv = (void *) hw;
  1664. dev->init = ppc_4xx_eth_init;
  1665. dev->halt = ppc_4xx_eth_halt;
  1666. dev->send = ppc_4xx_eth_send;
  1667. dev->recv = ppc_4xx_eth_rx;
  1668. if (0 == virgin) {
  1669. /* set the MAL IER ??? names may change with new spec ??? */
  1670. #if defined(CONFIG_440SPE) || \
  1671. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1672. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1673. defined(CONFIG_405EX)
  1674. mal_ier =
  1675. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1676. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1677. #else
  1678. mal_ier =
  1679. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1680. MAL_IER_OPBE | MAL_IER_PLBE;
  1681. #endif
  1682. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1683. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1684. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1685. mtdcr (malier, mal_ier);
  1686. /* install MAL interrupt handler */
  1687. irq_install_handler (VECNUM_MAL_SERR,
  1688. (interrupt_handler_t *) enetInt,
  1689. dev);
  1690. irq_install_handler (VECNUM_MAL_TXEOB,
  1691. (interrupt_handler_t *) enetInt,
  1692. dev);
  1693. irq_install_handler (VECNUM_MAL_RXEOB,
  1694. (interrupt_handler_t *) enetInt,
  1695. dev);
  1696. irq_install_handler (VECNUM_MAL_TXDE,
  1697. (interrupt_handler_t *) enetInt,
  1698. dev);
  1699. irq_install_handler (VECNUM_MAL_RXDE,
  1700. (interrupt_handler_t *) enetInt,
  1701. dev);
  1702. virgin = 1;
  1703. }
  1704. #if defined(CONFIG_NET_MULTI)
  1705. eth_register (dev);
  1706. #else
  1707. emac0_dev = dev;
  1708. #endif
  1709. #if defined(CONFIG_NET_MULTI)
  1710. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1711. miiphy_register (dev->name,
  1712. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1713. #endif
  1714. #endif
  1715. } /* end for each supported device */
  1716. return 0;
  1717. }
  1718. #if !defined(CONFIG_NET_MULTI)
  1719. void eth_halt (void) {
  1720. if (emac0_dev) {
  1721. ppc_4xx_eth_halt(emac0_dev);
  1722. free(emac0_dev);
  1723. emac0_dev = NULL;
  1724. }
  1725. }
  1726. int eth_init (bd_t *bis)
  1727. {
  1728. ppc_4xx_eth_initialize(bis);
  1729. if (emac0_dev) {
  1730. return ppc_4xx_eth_init(emac0_dev, bis);
  1731. } else {
  1732. printf("ERROR: ethaddr not set!\n");
  1733. return -1;
  1734. }
  1735. }
  1736. int eth_send(volatile void *packet, int length)
  1737. {
  1738. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1739. }
  1740. int eth_rx(void)
  1741. {
  1742. return (ppc_4xx_eth_rx(emac0_dev));
  1743. }
  1744. int emac4xx_miiphy_initialize (bd_t * bis)
  1745. {
  1746. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1747. miiphy_register ("ppc_4xx_eth0",
  1748. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1749. #endif
  1750. return 0;
  1751. }
  1752. #endif /* !defined(CONFIG_NET_MULTI) */
  1753. #endif