ads5121.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /*
  2. * (C) Copyright 2007 DENX Software Engineering
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * ADS5121 board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /*
  28. * Memory map for the ADS5121 board:
  29. *
  30. * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
  31. * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
  32. * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
  33. * 0x8200_0000 - 0x8200_001F CPLD (32 B)
  34. * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
  35. */
  36. /*
  37. * High Level Configuration Options
  38. */
  39. #define CONFIG_E300 1 /* E300 Family */
  40. #define CONFIG_MPC512X 1 /* MPC512X family */
  41. #undef CONFIG_PCI
  42. #define CFG_MPC512X_CLKIN 66000000 /* in Hz */
  43. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
  44. #define CFG_IMMR 0x80000000
  45. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  46. #define CFG_MEMTEST_END 0x00400000
  47. /*
  48. * DDR Setup - manually set all parameters as there's no SPD etc.
  49. */
  50. #define CFG_DDR_SIZE 256 /* MB */
  51. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  52. #define CFG_SDRAM_BASE CFG_DDR_BASE
  53. /* DDR Controller Configuration
  54. *
  55. * SYS_CFG:
  56. * [31:31] MDDRC Soft Reset: Diabled
  57. * [30:30] DRAM CKE pin: Enabled
  58. * [29:29] DRAM CLK: Enabled
  59. * [28:28] Command Mode: Enabled (For initialization only)
  60. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  61. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  62. * [20:19] Read Test: DON'T USE
  63. * [18:18] Self Refresh: Enabled
  64. * [17:17] 16bit Mode: Disabled
  65. * [16:13] Ready Delay: 2
  66. * [12:12] Half DQS Delay: Disabled
  67. * [11:11] Quarter DQS Delay: Disabled
  68. * [10:08] Write Delay: 2
  69. * [07:07] Early ODT: Disabled
  70. * [06:06] On DIE Termination: Disabled
  71. * [05:05] FIFO Overflow Clear: DON'T USE here
  72. * [04:04] FIFO Underflow Clear: DON'T USE here
  73. * [03:03] FIFO Overflow Pending: DON'T USE here
  74. * [02:02] FIFO Underlfow Pending: DON'T USE here
  75. * [01:01] FIFO Overlfow Enabled: Enabled
  76. * [00:00] FIFO Underflow Enabled: Enabled
  77. * TIME_CFG0
  78. * [31:16] DRAM Refresh Time: 0 CSB clocks
  79. * [15:8] DRAM Command Time: 0 CSB clocks
  80. * [07:00] DRAM Precharge Time: 0 CSB clocks
  81. * TIME_CFG1
  82. * [31:26] DRAM tRFC:
  83. * [25:21] DRAM tWR1:
  84. * [20:17] DRAM tWRT1:
  85. * [16:11] DRAM tDRR:
  86. * [10:05] DRAM tRC:
  87. * [04:00] DRAM tRAS:
  88. * TIME_CFG2
  89. * [31:28] DRAM tRCD:
  90. * [27:23] DRAM tFAW:
  91. * [22:19] DRAM tRTW1:
  92. * [18:15] DRAM tCCD:
  93. * [14:10] DRAM tRTP:
  94. * [09:05] DRAM tRP:
  95. * [04:00] DRAM tRPA
  96. */
  97. #define CFG_MDDRC_SYS_CFG 0xF8604A00
  98. #define CFG_MDDRC_SYS_CFG_RUN 0xE8604A00
  99. #define CFG_MDDRC_SYS_CFG_EN 0xF0000000
  100. #define CFG_MDDRC_TIME_CFG0 0x00003D2E
  101. #define CFG_MDDRC_TIME_CFG0_RUN 0x06183D2E
  102. #define CFG_MDDRC_TIME_CFG1 0x54EC1168
  103. #define CFG_MDDRC_TIME_CFG2 0x35210864
  104. #define CFG_MICRON_NOP 0x01380000
  105. #define CFG_MICRON_PCHG_ALL 0x01100400
  106. #define CFG_MICRON_EM2 0x01020000
  107. #define CFG_MICRON_EM3 0x01030000
  108. #define CFG_MICRON_EN_DLL 0x01010000
  109. #define CFG_MICRON_RFSH 0x01080000
  110. #define CFG_MICRON_INIT_DEV_OP 0x01000432
  111. #define CFG_MICRON_OCD_DEFAULT 0x01010780
  112. /* DDR Priority Manager Configuration */
  113. #define CFG_MDDRCGRP_PM_CFG1 0x000777AA
  114. #define CFG_MDDRCGRP_PM_CFG2 0x00000055
  115. #define CFG_MDDRCGRP_HIPRIO_CFG 0x00000000
  116. #define CFG_MDDRCGRP_LUT0_MU 0x11111117
  117. #define CFG_MDDRCGRP_LUT0_ML 0x7777777A
  118. #define CFG_MDDRCGRP_LUT1_MU 0x4444EEEE
  119. #define CFG_MDDRCGRP_LUT1_ML 0xEEEEEEEE
  120. #define CFG_MDDRCGRP_LUT2_MU 0x44444444
  121. #define CFG_MDDRCGRP_LUT2_ML 0x44444444
  122. #define CFG_MDDRCGRP_LUT3_MU 0x55555555
  123. #define CFG_MDDRCGRP_LUT3_ML 0x55555558
  124. #define CFG_MDDRCGRP_LUT4_MU 0x11111111
  125. #define CFG_MDDRCGRP_LUT4_ML 0x1111117C
  126. #define CFG_MDDRCGRP_LUT0_AU 0x33333377
  127. #define CFG_MDDRCGRP_LUT0_AL 0x7777EEEE
  128. #define CFG_MDDRCGRP_LUT1_AU 0x11111111
  129. #define CFG_MDDRCGRP_LUT1_AL 0x11111111
  130. #define CFG_MDDRCGRP_LUT2_AU 0x11111111
  131. #define CFG_MDDRCGRP_LUT2_AL 0x11111111
  132. #define CFG_MDDRCGRP_LUT3_AU 0x11111111
  133. #define CFG_MDDRCGRP_LUT3_AL 0x11111111
  134. #define CFG_MDDRCGRP_LUT4_AU 0x11111111
  135. #define CFG_MDDRCGRP_LUT4_AL 0x11111111
  136. /*
  137. * NOR FLASH on the Local Bus
  138. */
  139. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  140. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  141. #define CFG_FLASH_BASE 0xFC000000 /* start of FLASH */
  142. #define CFG_FLASH_SIZE 0x04000000 /* max flash size in bytes */
  143. #define CFG_FLASH_USE_BUFFER_WRITE
  144. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  145. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  146. #define CFG_MAX_FLASH_SECT 256 /* max sectors per device */
  147. #undef CFG_FLASH_CHECKSUM
  148. /*
  149. * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
  150. * window is 64KB
  151. */
  152. #define CFG_CPLD_BASE 0x82000000
  153. #define CFG_CPLD_SIZE 0x00010000 /* 64 KB */
  154. #define CFG_SRAM_BASE 0x30000000
  155. #define CFG_SRAM_SIZE 0x00020000 /* 128 KB */
  156. #define CFG_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
  157. #define CFG_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
  158. /* Use SRAM for initial stack */
  159. #define CFG_INIT_RAM_ADDR CFG_SRAM_BASE /* Initial RAM address */
  160. #define CFG_INIT_RAM_END CFG_SRAM_SIZE /* End of used area in RAM */
  161. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  162. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  163. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  164. #define CFG_MONITOR_BASE TEXT_BASE /* Start of monitor */
  165. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  166. #define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  167. /*
  168. * Serial Port
  169. */
  170. #define CONFIG_CONS_INDEX 1
  171. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  172. /*
  173. * Serial console configuration
  174. */
  175. #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
  176. #if CONFIG_PSC_CONSOLE != 3
  177. #error CONFIG_PSC_CONSOLE must be 3
  178. #endif
  179. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  180. #define CFG_BAUDRATE_TABLE \
  181. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  182. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
  183. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
  184. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
  185. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
  186. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  187. /* Use the HUSH parser */
  188. #define CFG_HUSH_PARSER
  189. #ifdef CFG_HUSH_PARSER
  190. #define CFG_PROMPT_HUSH_PS2 "> "
  191. #endif
  192. /* I2C */
  193. #define CONFIG_HARD_I2C /* I2C with hardware support */
  194. #undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */
  195. #define CONFIG_I2C_MULTI_BUS
  196. #define CONFIG_I2C_CMD_TREE
  197. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  198. #define CFG_I2C_SLAVE 0x7F
  199. #if 0
  200. #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  201. #endif
  202. /*
  203. * EEPROM configuration
  204. */
  205. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
  206. #define CFG_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
  207. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
  208. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
  209. /*
  210. * Ethernet configuration
  211. */
  212. #define CONFIG_MPC512x_FEC 1
  213. #define CONFIG_NET_MULTI
  214. #define CONFIG_PHY_ADDR 0x1
  215. #define CONFIG_MII 1 /* MII PHY management */
  216. #if 0
  217. /*
  218. * Configure on-board RTC
  219. */
  220. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  221. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  222. #endif
  223. /*
  224. * Environment
  225. */
  226. #define CFG_ENV_IS_IN_FLASH 1
  227. /* This has to be a multiple of the Flash sector size */
  228. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  229. #define CFG_ENV_SIZE 0x2000
  230. #define CFG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
  231. /* Address and size of Redundant Environment Sector */
  232. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  233. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  234. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  235. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  236. #include <config_cmd_default.h>
  237. #define CONFIG_CMD_ASKENV
  238. #define CONFIG_CMD_DHCP
  239. #define CONFIG_CMD_I2C
  240. #define CONFIG_CMD_MII
  241. #define CONFIG_CMD_NFS
  242. #define CONFIG_CMD_PING
  243. #define CONFIG_CMD_REGINFO
  244. #define CONFIG_CMD_EEPROM
  245. #if defined(CONFIG_PCI)
  246. #define CONFIG_CMD_PCI
  247. #endif
  248. /*
  249. * Watchdog timeout = CFG_WATCHDOG_VALUE * 65536 / IPS clock.
  250. * For example, when IPS is set to 66MHz and CFG_WATCHDOG_VALUE is set
  251. * to 0xFFFF, watchdog timeouts after about 64s. For details refer
  252. * to chapter 36 of the MPC5121e Reference Manual.
  253. */
  254. /* #define CONFIG_WATCHDOG */ /* enable watchdog */
  255. #define CFG_WATCHDOG_VALUE 0xFFFF
  256. /*
  257. * Miscellaneous configurable options
  258. */
  259. #define CFG_LONGHELP /* undef to save memory */
  260. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  261. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  262. #ifdef CONFIG_CMD_KGDB
  263. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  264. #else
  265. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  266. #endif
  267. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* Print Buffer Size */
  268. #define CFG_MAXARGS 16 /* max number of command args */
  269. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  270. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  271. /*
  272. * For booting Linux, the board info and command line data
  273. * have to be in the first 8 MB of memory, since this is
  274. * the maximum mapped by the Linux kernel during initialization.
  275. */
  276. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  277. /* Cache Configuration */
  278. #define CFG_DCACHE_SIZE 32768
  279. #define CFG_CACHELINE_SIZE 32
  280. #ifdef CONFIG_CMD_KGDB
  281. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  282. #endif
  283. #define CFG_HID0_INIT 0x000000000
  284. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  285. #define CFG_HID2 HID2_HBE
  286. /*
  287. * Internal Definitions
  288. *
  289. * Boot Flags
  290. */
  291. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  292. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  293. #ifdef CONFIG_CMD_KGDB
  294. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  295. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  296. #endif
  297. /*
  298. * Environment Configuration
  299. */
  300. #define CONFIG_TIMESTAMP
  301. #define CONFIG_HOSTNAME ads5121
  302. #define CONFIG_BOOTFILE ads5121/uImage
  303. #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
  304. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  305. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  306. #define CONFIG_BAUDRATE 115200
  307. #define CONFIG_PREBOOT "echo;" \
  308. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  309. "echo"
  310. #define CONFIG_EXTRA_ENV_SETTINGS \
  311. "u-boot_addr_r=200000\0" \
  312. "kernel_addr_r=200000\0" \
  313. "fdt_addr_r=400000\0" \
  314. "ramdisk_addr_r=500000\0" \
  315. "u-boot_addr=FFF00000\0" \
  316. "kernel_addr=FC000000\0" \
  317. "fdt_addr=FC2C0000\0" \
  318. "ramdisk_addr=FC300000\0" \
  319. "ramdiskfile=ads5121/uRamdisk\0" \
  320. "fdtfile=ads5121/ads5121.dtb\0" \
  321. "u-boot=ads5121/u-boot.bin\0" \
  322. "netdev=eth0\0" \
  323. "consdev=ttyPSC0\0" \
  324. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  325. "nfsroot=${serverip}:${rootpath}\0" \
  326. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  327. "addip=setenv bootargs ${bootargs} " \
  328. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  329. ":${hostname}:${netdev}:off panic=1\0" \
  330. "addtty=setenv bootargs ${bootargs} " \
  331. "console=${consdev},${baudrate}\0" \
  332. "flash_nfs=run nfsargs addip addtty;" \
  333. "bootm ${kernel_addr_r} - ${fdt_addr}\0" \
  334. "flash_self=run ramargs addip addtty;" \
  335. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  336. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  337. "tftp ${fdt_addr_r} ${fdtfile};" \
  338. "run nfsargs addip addtty;" \
  339. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  340. "net_self=tftp ${kernel_addr_r} ${bootfile};" \
  341. "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
  342. "tftp ${fdt_addr} ${fdtfile};" \
  343. "run ramargs addip addtty;" \
  344. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr}\0"\
  345. "load=tftp ${u-boot_addr} ${u-boot}\0" \
  346. "update=protect off ${u-boot_addr} +${filesize};" \
  347. "era ${u-boot_addr} +${filesize};" \
  348. "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
  349. "upd=run load update\0" \
  350. ""
  351. #define CONFIG_BOOTCOMMAND "run flash_self"
  352. #define CONFIG_OF_LIBFDT 1
  353. #define CONFIG_OF_BOARD_SETUP 1
  354. #define OF_CPU "PowerPC,5121@0"
  355. #define OF_SOC "soc@80000000"
  356. #define OF_SOC_OLD "soc5121@80000000"
  357. #define OF_TBCLK (bd->bi_busfreq / 4)
  358. #define OF_STDOUT_PATH "/soc@80000000/serial@11300"
  359. #endif /* __CONFIG_H */