km8xx.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * (C) Copyright 2009
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * configuration options, keymile 8xx board specific
  25. */
  26. #ifndef __CONFIG_KM8XX_H
  27. #define __CONFIG_KM8XX_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_KM8XX 1 /* on a km8xx board */
  33. /* include common defines/options for all Keymile boards */
  34. #include "keymile-common.h"
  35. #define CONFIG_8xx_GCLK_FREQ 66000000
  36. #define CONFIG_SYS_SMC_UCODE_PATCH 1 /* Relocate SMC1 */
  37. #define CONFIG_SYS_SMC_DPMEM_OFFSET 0x1fc0
  38. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  39. #define CONFIG_SYS_SMC_RXBUFLEN 128
  40. #define CONFIG_SYS_MAXIDLE 10
  41. #define CONFIG_SYS_CPM_BOOTCOUNT_ADDR 0x1eb0 /* In case of SMC relocation,
  42. * the default value is not
  43. * working
  44. */
  45. #define BOOTFLASH_START F0000000
  46. #define CONFIG_PRAM 512 /* protected RAM [KBytes] */
  47. #define CONFIG_PREBOOT "echo;" \
  48. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  49. "echo"
  50. #define BOOTFLASH_START F0000000
  51. #define CONFIG_PRAM 512 /* protected RAM [KBytes] */
  52. #define CONFIG_ENV_IVM "EEprom_ivm=pca9544a:70:4 \0"
  53. #define CONFIG_EXTRA_ENV_SETTINGS \
  54. CONFIG_KM_DEF_ENV \
  55. "rootpath=/opt/eldk/ppc_8xx\0" \
  56. "addcon=setenv bootargs ${bootargs} " \
  57. "console=ttyCPM0,${baudrate}\0" \
  58. "mtdids=nor0=app \0" \
  59. "mtdparts=mtdparts=app:384k(u-boot),128k(env),128k(envred)," \
  60. "128k(free),1536k(esw0),8704k(rootfs0),1536k(esw1)," \
  61. "2432k(rootfs1),640k(var),768k(cfg)\0" \
  62. "partition=nor0,9 \0" \
  63. "new_env=prot off F0060000 F009FFFF; era F0060000 F009FFFF \0" \
  64. CONFIG_ENV_IVM \
  65. ""
  66. #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
  67. #define CONFIG_TIMESTAMP /* but print image timestmps */
  68. /*
  69. * Low Level Configuration Settings
  70. * (address mappings, register initial values, etc.)
  71. * You should know what you are doing if you make changes here.
  72. */
  73. /*-----------------------------------------------------------------------
  74. * Internal Memory Mapped Register
  75. */
  76. #define CONFIG_SYS_IMMR 0xFFF00000
  77. /*-----------------------------------------------------------------------
  78. * Definitions for initial stack pointer and data area (in DPRAM)
  79. */
  80. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  81. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  82. #define CONFIG_SYS_GBL_DATA_SIZE 64
  83. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  84. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  85. /*-----------------------------------------------------------------------
  86. * Start addresses for the final memory configuration
  87. * (Set up by the startup code)
  88. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  89. */
  90. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  91. #define CONFIG_SYS_FLASH_BASE 0xf0000000
  92. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
  93. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  94. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
  95. /*
  96. * For booting Linux, the board info and command line data
  97. * have to be in the first 8 MB of memory, since this is
  98. * the maximum mapped by the Linux kernel during initialization.
  99. */
  100. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  101. /*-----------------------------------------------------------------------
  102. * FLASH organization
  103. */
  104. /* max number of memory banks */
  105. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  106. #define CONFIG_SYS_FLASH_SIZE 32
  107. #define CONFIG_SYS_FLASH_CFI
  108. #define CONFIG_FLASH_CFI_DRIVER
  109. /* max num of sects on one chip */
  110. #define CONFIG_SYS_MAX_FLASH_SECT 256
  111. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* (in ms) */
  112. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* (in ms) */
  113. #define CONFIG_ENV_IS_IN_FLASH 1
  114. #define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
  115. #define CONFIG_ENV_SIZE 0x04000 /* Total Size of Environment Sector */
  116. #define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  117. /* Address and size of Redundant Environment Sector */
  118. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  119. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  120. #define CONFIG_ENV_BUFFER_PRINT 1
  121. /*-----------------------------------------------------------------------
  122. * Cache Configuration
  123. */
  124. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  125. #if defined(CONFIG_CMD_KGDB)
  126. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  127. #endif
  128. /*-----------------------------------------------------------------------
  129. * SYPCR - System Protection Control 11-9
  130. * SYPCR can only be written once after reset!
  131. *-----------------------------------------------------------------------
  132. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  133. */
  134. #define CONFIG_SYS_SYPCR 0xffffff89
  135. /*-----------------------------------------------------------------------
  136. * SIUMCR - SIU Module Configuration 11-6
  137. *-----------------------------------------------------------------------
  138. */
  139. #define CONFIG_SYS_SIUMCR 0x00610480
  140. /*-----------------------------------------------------------------------
  141. * TBSCR - Time Base Status and Control 11-26
  142. *-----------------------------------------------------------------------
  143. * Clear Reference Interrupt Status, Timebase freezing enabled
  144. */
  145. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  146. /*-----------------------------------------------------------------------
  147. * PISCR - Periodic Interrupt Status and Control 11-31
  148. *-----------------------------------------------------------------------
  149. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  150. */
  151. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  152. /*-----------------------------------------------------------------------
  153. * SCCR - System Clock and reset Control Register 15-27
  154. *-----------------------------------------------------------------------
  155. * Set clock output, timebase and RTC source and divider,
  156. * power management and some other internal clocks
  157. */
  158. #define SCCR_MASK 0x01800000
  159. #define CONFIG_SYS_SCCR 0x01800000
  160. #define CONFIG_SYS_DER 0
  161. /*
  162. * Init Memory Controller:
  163. *
  164. * BR0/1 and OR0/1 (FLASH)
  165. */
  166. #define FLASH_BASE0_PRELIM 0xf0000000 /* FLASH bank #0 */
  167. /* used to re-map FLASH both when starting from SRAM or FLASH:
  168. * restrict access enough to keep SRAM working (if any)
  169. * but not too much to meddle with FLASH accesses
  170. */
  171. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  172. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  173. /*
  174. * FLASH timing: Default value of OR0 after reset
  175. */
  176. #define CONFIG_SYS_OR0_PRELIM 0xfe000954
  177. #define CONFIG_SYS_BR0_PRELIM 0xf0000401
  178. /*
  179. * BR1 and OR1 (SDRAM)
  180. *
  181. */
  182. #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
  183. #define SDRAM_MAX_SIZE (64 << 20) /* max 64 MB per bank */
  184. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  185. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  186. #define CONFIG_SYS_OR1_PRELIM 0xfc000800
  187. #define CONFIG_SYS_BR1_PRELIM (0x000000C0 | 0x01)
  188. #define CONFIG_SYS_MPTPR 0x0200
  189. /* PTB=16, AMB=001, FIXME 1 RAS precharge cycles, 1 READ loop cycle (not used),
  190. 1 Write loop Cycle (not used), 1 Timer Loop Cycle */
  191. #define CONFIG_SYS_MBMR 0x10964111
  192. #define CONFIG_SYS_MAR 0x00000088
  193. /*
  194. * 4096 Rows from SDRAM example configuration
  195. * 1000 factor s -> ms
  196. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  197. * 4 Number of refresh cycles per period
  198. * 64 Refresh cycle in ms per number of rows
  199. */
  200. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  201. /* GPIO/PIGGY on CS3 initialization values
  202. */
  203. #define CONFIG_SYS_PIGGY_BASE (0x30000000)
  204. #define CONFIG_SYS_OR3_PRELIM (0xfe000d24)
  205. #define CONFIG_SYS_BR3_PRELIM (0x30000401)
  206. /*
  207. * Internal Definitions
  208. *
  209. * Boot Flags
  210. */
  211. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  212. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  213. #define CONFIG_SCC3_ENET
  214. #define CONFIG_ETHPRIME "SCC ETHERNET"
  215. #define CONFIG_HAS_ETH0
  216. /* pass open firmware flat tree */
  217. #define CONFIG_OF_LIBFDT 1
  218. #define CONFIG_OF_BOARD_SETUP 1
  219. #define OF_STDOUT_PATH "/soc/cpm/serial@a80"
  220. /* enable I2C and select the hardware/software driver */
  221. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  222. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  223. /* I2C speed and slave address */
  224. #define CONFIG_SYS_I2C_SPEED 50000
  225. #define CONFIG_SYS_I2C_SLAVE 0x7F
  226. #define I2C_SOFT_DECLARATIONS
  227. /*
  228. * Software (bit-bang) I2C driver configuration
  229. */
  230. #define I2C_BASE_DIR ((u16 *)(CONFIG_SYS_PIGGY_BASE + 0x04))
  231. #define I2C_BASE_PORT ((u8 *)(CONFIG_SYS_PIGGY_BASE + 0x09))
  232. #define SDA_BIT 0x40
  233. #define SCL_BIT 0x80
  234. #define SDA_CONF 0x1000
  235. #define SCL_CONF 0x2000
  236. #define I2C_ACTIVE do {} while (0)
  237. #define I2C_TRISTATE do {} while (0)
  238. #define I2C_READ ((in_8(I2C_BASE_PORT) & SDA_BIT) == SDA_BIT)
  239. #define I2C_SDA(bit) if(bit) { \
  240. clrbits(be16, I2C_BASE_DIR, SDA_CONF); \
  241. } else { \
  242. clrbits(8, I2C_BASE_PORT, SDA_BIT); \
  243. setbits(be16, I2C_BASE_DIR, SDA_CONF); \
  244. }
  245. #define I2C_SCL(bit) if(bit) { \
  246. clrbits(be16, I2C_BASE_DIR, SCL_CONF); \
  247. } else { \
  248. clrbits(8, I2C_BASE_PORT, SCL_BIT); \
  249. setbits(be16, I2C_BASE_DIR, SCL_CONF); \
  250. }
  251. #define I2C_DELAY udelay(50) /* 1/4 I2C clock duration */
  252. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  253. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  254. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  255. #define CONFIG_DTT_SENSORS {0, 2, 4, 6} /* Sensor addresses */
  256. #define CONFIG_SYS_DTT_MAX_TEMP 70
  257. #define CONFIG_SYS_DTT_LOW_TEMP -30
  258. #define CONFIG_SYS_DTT_HYSTERESIS 3
  259. #define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
  260. #define MTDIDS_DEFAULT "nor0=app"
  261. #define MTDPARTS_DEFAULT ( \
  262. "mtdparts=app:384k(u-boot),128k(env),128k(envred),128k(free)," \
  263. "1536k(esw0),8704k(rootfs0),1536k(esw1),2432k(rootfs1),640k(var)," \
  264. "768k(cfg)")
  265. #endif /* __CONFIG_KM8XX_H */