km8xx.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * (C) Copyright 2007
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <mpc8xx.h>
  25. #include <net.h>
  26. #include <asm/io.h>
  27. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  28. #include <libfdt.h>
  29. #endif
  30. #include "../common/common.h"
  31. DECLARE_GLOBAL_DATA_PTR;
  32. const uint sdram_table[] =
  33. {
  34. 0x0f07fc04, 0x0ffffc04, 0x00bdfc04, 0x0ff77c00,
  35. 0x1ffffc05, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  36. /* 0x08 Burst Read */
  37. 0x0f07fc04, 0x0ffffc04, 0x00bdfc04, 0x00fffc00,
  38. 0x00fffc00, 0x00fffc00, 0x0ff77c00, 0x1ffffc05,
  39. /* 0x10 Load mode register */
  40. 0x0ffffc34, 0x0ff57c04, 0x0ffffc04, 0x1ffffc05,
  41. 0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  42. /* 0x18 Single Write */
  43. 0x0f07fc04, 0x0ffffc00, 0x00bd7c04, 0x0ffffc04,
  44. 0x0ff77c04, 0x1ffffc05, 0xfffffc04, 0xfffffc04,
  45. /* 0x20 Burst Write */
  46. 0x0f07fc04, 0x0ffffc00, 0x00bd7c00, 0x00fffc00,
  47. 0x00fffc00, 0x00fffc04, 0x0ffffc04, 0x0ff77c04,
  48. 0x1ffffc05, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  49. 0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  50. /* 0x30 Precharge all and Refresh */
  51. 0x0ff77c04, 0x0ffffc04, 0x0ff5fc84, 0x0ffffc04,
  52. 0x0ffffc04, 0x0ffffc84, 0x1ffffc05, 0xfffffc04,
  53. 0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  54. /* 0x3C Exception */
  55. 0x7ffffc04, 0xfffffc07, 0xfffffc04, 0xfffffc04,
  56. };
  57. int checkboard (void)
  58. {
  59. puts ("Board: Keymile mgsuvd");
  60. if (ethernet_present ())
  61. puts (" with PIGGY.");
  62. puts ("\n");
  63. return (0);
  64. }
  65. phys_size_t initdram (int board_type)
  66. {
  67. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  68. volatile memctl8xx_t *memctl = &immap->im_memctl;
  69. long int size;
  70. upmconfig (UPMB, (uint *) sdram_table,
  71. sizeof (sdram_table) / sizeof (uint));
  72. /*
  73. * Preliminary prescaler for refresh (depends on number of
  74. * banks): This value is selected for four cycles every 62.4 us
  75. * with two SDRAM banks or four cycles every 31.2 us with one
  76. * bank. It will be adjusted after memory sizing.
  77. */
  78. memctl->memc_mptpr = CONFIG_SYS_MPTPR;
  79. /*
  80. * The following value is used as an address (i.e. opcode) for
  81. * the LOAD MODE REGISTER COMMAND during SDRAM initialisation. If
  82. * the port size is 32bit the SDRAM does NOT "see" the lower two
  83. * address lines, i.e. mar=0x00000088 -> opcode=0x00000022 for
  84. * MICRON SDRAMs:
  85. * -> 0 00 010 0 010
  86. * | | | | +- Burst Length = 4
  87. * | | | +----- Burst Type = Sequential
  88. * | | +------- CAS Latency = 2
  89. * | +----------- Operating Mode = Standard
  90. * +-------------- Write Burst Mode = Programmed Burst Length
  91. */
  92. memctl->memc_mar = CONFIG_SYS_MAR;
  93. /*
  94. * Map controller banks 1 to the SDRAM banks 1 at
  95. * preliminary addresses - these have to be modified after the
  96. * SDRAM size has been determined.
  97. */
  98. memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
  99. memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
  100. memctl->memc_mbmr = CONFIG_SYS_MBMR & (~(MBMR_PTBE)); /* no refresh yet */
  101. udelay (200);
  102. /* perform SDRAM initializsation sequence */
  103. memctl->memc_mcr = 0x80802830; /* SDRAM bank 0 */
  104. udelay (1);
  105. memctl->memc_mcr = 0x80802110; /* SDRAM bank 0 - execute twice */
  106. udelay (1);
  107. memctl->memc_mbmr |= MBMR_PTBE; /* enable refresh */
  108. udelay (1000);
  109. /*
  110. * Check Bank 0 Memory Size for re-configuration
  111. *
  112. */
  113. size = get_ram_size(SDRAM_BASE1_PRELIM, SDRAM_MAX_SIZE);
  114. udelay (1000);
  115. debug ("SDRAM Bank 0: %ld MB\n", size >> 20);
  116. return (size);
  117. }
  118. /*
  119. * Early board initalization.
  120. */
  121. int board_early_init_r(void)
  122. {
  123. /* setup the UPIOx */
  124. out_8((u8 *)(CONFIG_SYS_PIGGY_BASE + 0x02), 0xc0);
  125. out_8((u8 *)(CONFIG_SYS_PIGGY_BASE + 0x03), 0x35);
  126. return 0;
  127. }
  128. int hush_init_var (void)
  129. {
  130. ivm_read_eeprom ();
  131. return 0;
  132. }
  133. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  134. extern int fdt_set_node_and_value (void *blob,
  135. char *nodename,
  136. char *regname,
  137. void *var,
  138. int size);
  139. /*
  140. * update "memory" property in the blob
  141. */
  142. void ft_blob_update (void *blob, bd_t *bd)
  143. {
  144. ulong brg_data[1] = {0};
  145. ulong memory_data[2] = {0};
  146. ulong flash_data[4] = {0};
  147. ulong flash_reg[3] = {0};
  148. memory_data[0] = cpu_to_be32 (bd->bi_memstart);
  149. memory_data[1] = cpu_to_be32 (bd->bi_memsize);
  150. fdt_set_node_and_value (blob, "/memory", "reg", memory_data,
  151. sizeof (memory_data));
  152. flash_data[2] = cpu_to_be32 (bd->bi_flashstart);
  153. flash_data[3] = cpu_to_be32 (bd->bi_flashsize);
  154. fdt_set_node_and_value (blob, "/localbus", "ranges", flash_data,
  155. sizeof (flash_data));
  156. flash_reg[2] = cpu_to_be32 (bd->bi_flashsize);
  157. fdt_set_node_and_value (blob, "/localbus/flash@0,0", "reg", flash_reg,
  158. sizeof (flash_reg));
  159. /* BRG */
  160. brg_data[0] = cpu_to_be32 (bd->bi_busfreq);
  161. fdt_set_node_and_value (blob, "/soc/cpm", "brg-frequency", brg_data,
  162. sizeof (brg_data));
  163. /* MAC adr */
  164. fdt_set_node_and_value (blob, "/soc/cpm/ethernet", "mac-address",
  165. bd->bi_enetaddr, sizeof (u8) * 6);
  166. }
  167. void ft_board_setup(void *blob, bd_t *bd)
  168. {
  169. ft_cpu_setup (blob, bd);
  170. ft_blob_update (blob, bd);
  171. }
  172. #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */
  173. int i2c_soft_read_pin (void)
  174. {
  175. int val;
  176. *(unsigned short *)(I2C_BASE_DIR) &= ~SDA_CONF;
  177. udelay(1);
  178. val = *(unsigned char *)(I2C_BASE_PORT);
  179. return ((val & SDA_BIT) == SDA_BIT);
  180. }