st_smi.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560
  1. /*
  2. * (C) Copyright 2009
  3. * Vipin Kumar, ST Microelectronics, vipin.kumar@st.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <flash.h>
  25. #include <linux/err.h>
  26. #include <linux/mtd/st_smi.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/hardware.h>
  29. #if !defined(CONFIG_SYS_NO_FLASH)
  30. static struct smi_regs *const smicntl =
  31. (struct smi_regs * const)CONFIG_SYS_SMI_BASE;
  32. static ulong bank_base[CONFIG_SYS_MAX_FLASH_BANKS] =
  33. CONFIG_SYS_FLASH_ADDR_BASE;
  34. flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS];
  35. /* data structure to maintain flash ids from different vendors */
  36. struct flash_device {
  37. char *name;
  38. u8 erase_cmd;
  39. u32 device_id;
  40. u32 pagesize;
  41. unsigned long sectorsize;
  42. unsigned long size_in_bytes;
  43. };
  44. #define FLASH_ID(n, es, id, psize, ssize, size) \
  45. { \
  46. .name = n, \
  47. .erase_cmd = es, \
  48. .device_id = id, \
  49. .pagesize = psize, \
  50. .sectorsize = ssize, \
  51. .size_in_bytes = size \
  52. }
  53. /*
  54. * List of supported flash devices.
  55. * Currently the erase_cmd field is not used in this driver.
  56. */
  57. static struct flash_device flash_devices[] = {
  58. FLASH_ID("st m25p16" , 0xd8, 0x00152020, 0x100, 0x10000, 0x200000),
  59. FLASH_ID("st m25p32" , 0xd8, 0x00162020, 0x100, 0x10000, 0x400000),
  60. FLASH_ID("st m25p64" , 0xd8, 0x00172020, 0x100, 0x10000, 0x800000),
  61. FLASH_ID("st m25p128" , 0xd8, 0x00182020, 0x100, 0x40000, 0x1000000),
  62. FLASH_ID("st m25p05" , 0xd8, 0x00102020, 0x80 , 0x8000 , 0x10000),
  63. FLASH_ID("st m25p10" , 0xd8, 0x00112020, 0x80 , 0x8000 , 0x20000),
  64. FLASH_ID("st m25p20" , 0xd8, 0x00122020, 0x100, 0x10000, 0x40000),
  65. FLASH_ID("st m25p40" , 0xd8, 0x00132020, 0x100, 0x10000, 0x80000),
  66. FLASH_ID("st m25p80" , 0xd8, 0x00142020, 0x100, 0x10000, 0x100000),
  67. FLASH_ID("st m45pe10" , 0xd8, 0x00114020, 0x100, 0x10000, 0x20000),
  68. FLASH_ID("st m45pe20" , 0xd8, 0x00124020, 0x100, 0x10000, 0x40000),
  69. FLASH_ID("st m45pe40" , 0xd8, 0x00134020, 0x100, 0x10000, 0x80000),
  70. FLASH_ID("st m45pe80" , 0xd8, 0x00144020, 0x100, 0x10000, 0x100000),
  71. FLASH_ID("sp s25fl004" , 0xd8, 0x00120201, 0x100, 0x10000, 0x80000),
  72. FLASH_ID("sp s25fl008" , 0xd8, 0x00130201, 0x100, 0x10000, 0x100000),
  73. FLASH_ID("sp s25fl016" , 0xd8, 0x00140201, 0x100, 0x10000, 0x200000),
  74. FLASH_ID("sp s25fl032" , 0xd8, 0x00150201, 0x100, 0x10000, 0x400000),
  75. FLASH_ID("sp s25fl064" , 0xd8, 0x00160201, 0x100, 0x10000, 0x800000),
  76. FLASH_ID("mac 25l512" , 0xd8, 0x001020C2, 0x010, 0x10000, 0x10000),
  77. FLASH_ID("mac 25l1005" , 0xd8, 0x001120C2, 0x010, 0x10000, 0x20000),
  78. FLASH_ID("mac 25l2005" , 0xd8, 0x001220C2, 0x010, 0x10000, 0x40000),
  79. FLASH_ID("mac 25l4005" , 0xd8, 0x001320C2, 0x010, 0x10000, 0x80000),
  80. FLASH_ID("mac 25l4005a" , 0xd8, 0x001320C2, 0x010, 0x10000, 0x80000),
  81. FLASH_ID("mac 25l8005" , 0xd8, 0x001420C2, 0x010, 0x10000, 0x100000),
  82. FLASH_ID("mac 25l1605" , 0xd8, 0x001520C2, 0x100, 0x10000, 0x200000),
  83. FLASH_ID("mac 25l1605a" , 0xd8, 0x001520C2, 0x010, 0x10000, 0x200000),
  84. FLASH_ID("mac 25l3205" , 0xd8, 0x001620C2, 0x100, 0x10000, 0x400000),
  85. FLASH_ID("mac 25l3205a" , 0xd8, 0x001620C2, 0x100, 0x10000, 0x400000),
  86. FLASH_ID("mac 25l6405" , 0xd8, 0x001720C2, 0x100, 0x10000, 0x800000),
  87. FLASH_ID("wbd w25q128" , 0xd8, 0x001840EF, 0x1000, 0x10000, 0x1000000),
  88. };
  89. /*
  90. * smi_wait_xfer_finish - Wait until TFF is set in status register
  91. * @timeout: timeout in milliseconds
  92. *
  93. * Wait until TFF is set in status register
  94. */
  95. static int smi_wait_xfer_finish(int timeout)
  96. {
  97. do {
  98. if (readl(&smicntl->smi_sr) & TFF)
  99. return 0;
  100. udelay(1000);
  101. } while (timeout--);
  102. return -1;
  103. }
  104. /*
  105. * smi_read_id - Read flash id
  106. * @info: flash_info structure pointer
  107. * @banknum: bank number
  108. *
  109. * Read the flash id present at bank #banknum
  110. */
  111. static unsigned int smi_read_id(flash_info_t *info, int banknum)
  112. {
  113. unsigned int value;
  114. writel(readl(&smicntl->smi_cr1) | SW_MODE, &smicntl->smi_cr1);
  115. writel(READ_ID, &smicntl->smi_tr);
  116. writel((banknum << BANKSEL_SHIFT) | SEND | TX_LEN_1 | RX_LEN_3,
  117. &smicntl->smi_cr2);
  118. if (smi_wait_xfer_finish(XFER_FINISH_TOUT))
  119. return -EIO;
  120. value = (readl(&smicntl->smi_rr) & 0x00FFFFFF);
  121. writel(readl(&smicntl->smi_sr) & ~TFF, &smicntl->smi_sr);
  122. writel(readl(&smicntl->smi_cr1) & ~SW_MODE, &smicntl->smi_cr1);
  123. return value;
  124. }
  125. /*
  126. * flash_get_size - Detect the SMI flash by reading the ID.
  127. * @base: Base address of the flash area bank #banknum
  128. * @banknum: Bank number
  129. *
  130. * Detect the SMI flash by reading the ID. Initializes the flash_info structure
  131. * with size, sector count etc.
  132. */
  133. static ulong flash_get_size(ulong base, int banknum)
  134. {
  135. flash_info_t *info = &flash_info[banknum];
  136. int value;
  137. int i;
  138. value = smi_read_id(info, banknum);
  139. if (value < 0) {
  140. printf("Flash id could not be read\n");
  141. return 0;
  142. }
  143. /* Matches chip-id to entire list of 'serial-nor flash' ids */
  144. for (i = 0; i < ARRAY_SIZE(flash_devices); i++) {
  145. if (flash_devices[i].device_id == value) {
  146. info->size = flash_devices[i].size_in_bytes;
  147. info->flash_id = value;
  148. info->start[0] = base;
  149. info->sector_count =
  150. info->size/flash_devices[i].sectorsize;
  151. return info->size;
  152. }
  153. }
  154. return 0;
  155. }
  156. /*
  157. * smi_read_sr - Read status register of SMI
  158. * @bank: bank number
  159. *
  160. * This routine will get the status register of the flash chip present at the
  161. * given bank
  162. */
  163. static int smi_read_sr(int bank)
  164. {
  165. u32 ctrlreg1, val;
  166. /* store the CTRL REG1 state */
  167. ctrlreg1 = readl(&smicntl->smi_cr1);
  168. /* Program SMI in HW Mode */
  169. writel(readl(&smicntl->smi_cr1) & ~(SW_MODE | WB_MODE),
  170. &smicntl->smi_cr1);
  171. /* Performing a RSR instruction in HW mode */
  172. writel((bank << BANKSEL_SHIFT) | RD_STATUS_REG, &smicntl->smi_cr2);
  173. if (smi_wait_xfer_finish(XFER_FINISH_TOUT))
  174. return -1;
  175. val = readl(&smicntl->smi_sr);
  176. /* Restore the CTRL REG1 state */
  177. writel(ctrlreg1, &smicntl->smi_cr1);
  178. return val;
  179. }
  180. /*
  181. * smi_wait_till_ready - Wait till last operation is over.
  182. * @bank: bank number shifted.
  183. * @timeout: timeout in milliseconds.
  184. *
  185. * This routine checks for WIP(write in progress)bit in Status register(SMSR-b0)
  186. * The routine checks for #timeout loops, each at interval of 1 milli-second.
  187. * If successful the routine returns 0.
  188. */
  189. static int smi_wait_till_ready(int bank, int timeout)
  190. {
  191. int sr;
  192. /* One chip guarantees max 5 msec wait here after page writes,
  193. but potentially three seconds (!) after page erase. */
  194. do {
  195. sr = smi_read_sr(bank);
  196. if ((sr >= 0) && (!(sr & WIP_BIT)))
  197. return 0;
  198. /* Try again after 1m-sec */
  199. udelay(1000);
  200. } while (timeout--);
  201. printf("SMI controller is still in wait, timeout=%d\n", timeout);
  202. return -EIO;
  203. }
  204. /*
  205. * smi_write_enable - Enable the flash to do write operation
  206. * @bank: bank number
  207. *
  208. * Set write enable latch with Write Enable command.
  209. * Returns negative if error occurred.
  210. */
  211. static int smi_write_enable(int bank)
  212. {
  213. u32 ctrlreg1;
  214. int timeout = WMODE_TOUT;
  215. int sr;
  216. /* Store the CTRL REG1 state */
  217. ctrlreg1 = readl(&smicntl->smi_cr1);
  218. /* Program SMI in H/W Mode */
  219. writel(readl(&smicntl->smi_cr1) & ~SW_MODE, &smicntl->smi_cr1);
  220. /* Give the Flash, Write Enable command */
  221. writel((bank << BANKSEL_SHIFT) | WE, &smicntl->smi_cr2);
  222. if (smi_wait_xfer_finish(XFER_FINISH_TOUT))
  223. return -1;
  224. /* Restore the CTRL REG1 state */
  225. writel(ctrlreg1, &smicntl->smi_cr1);
  226. do {
  227. sr = smi_read_sr(bank);
  228. if ((sr >= 0) && (sr & (1 << (bank + WM_SHIFT))))
  229. return 0;
  230. /* Try again after 1m-sec */
  231. udelay(1000);
  232. } while (timeout--);
  233. return -1;
  234. }
  235. /*
  236. * smi_init - SMI initialization routine
  237. *
  238. * SMI initialization routine. Sets SMI control register1.
  239. */
  240. void smi_init(void)
  241. {
  242. /* Setting the fast mode values. SMI working at 166/4 = 41.5 MHz */
  243. writel(HOLD1 | FAST_MODE | BANK_EN | DSEL_TIME | PRESCAL4,
  244. &smicntl->smi_cr1);
  245. }
  246. /*
  247. * smi_sector_erase - Erase flash sector
  248. * @info: flash_info structure pointer
  249. * @sector: sector number
  250. *
  251. * Set write enable latch with Write Enable command.
  252. * Returns negative if error occurred.
  253. */
  254. static int smi_sector_erase(flash_info_t *info, unsigned int sector)
  255. {
  256. int bank;
  257. unsigned int sect_add;
  258. unsigned int instruction;
  259. switch (info->start[0]) {
  260. case SMIBANK0_BASE:
  261. bank = BANK0;
  262. break;
  263. case SMIBANK1_BASE:
  264. bank = BANK1;
  265. break;
  266. case SMIBANK2_BASE:
  267. bank = BANK2;
  268. break;
  269. case SMIBANK3_BASE:
  270. bank = BANK3;
  271. break;
  272. default:
  273. return -1;
  274. }
  275. sect_add = sector * (info->size / info->sector_count);
  276. instruction = ((sect_add >> 8) & 0x0000FF00) | SECTOR_ERASE;
  277. writel(readl(&smicntl->smi_sr) & ~(ERF1 | ERF2), &smicntl->smi_sr);
  278. /* Wait until finished previous write command. */
  279. if (smi_wait_till_ready(bank, CONFIG_SYS_FLASH_ERASE_TOUT))
  280. return -EBUSY;
  281. /* Send write enable, before erase commands. */
  282. if (smi_write_enable(bank))
  283. return -EIO;
  284. /* Put SMI in SW mode */
  285. writel(readl(&smicntl->smi_cr1) | SW_MODE, &smicntl->smi_cr1);
  286. /* Send Sector Erase command in SW Mode */
  287. writel(instruction, &smicntl->smi_tr);
  288. writel((bank << BANKSEL_SHIFT) | SEND | TX_LEN_4,
  289. &smicntl->smi_cr2);
  290. if (smi_wait_xfer_finish(XFER_FINISH_TOUT))
  291. return -EIO;
  292. if (smi_wait_till_ready(bank, CONFIG_SYS_FLASH_ERASE_TOUT))
  293. return -EBUSY;
  294. /* Put SMI in HW mode */
  295. writel(readl(&smicntl->smi_cr1) & ~SW_MODE,
  296. &smicntl->smi_cr1);
  297. return 0;
  298. }
  299. /*
  300. * smi_write - Write to SMI flash
  301. * @src_addr: source buffer
  302. * @dst_addr: destination buffer
  303. * @length: length to write in words
  304. * @bank: bank base address
  305. *
  306. * Write to SMI flash
  307. */
  308. static int smi_write(unsigned int *src_addr, unsigned int *dst_addr,
  309. unsigned int length, ulong bank_addr)
  310. {
  311. int banknum;
  312. switch (bank_addr) {
  313. case SMIBANK0_BASE:
  314. banknum = BANK0;
  315. break;
  316. case SMIBANK1_BASE:
  317. banknum = BANK1;
  318. break;
  319. case SMIBANK2_BASE:
  320. banknum = BANK2;
  321. break;
  322. case SMIBANK3_BASE:
  323. banknum = BANK3;
  324. break;
  325. default:
  326. return -1;
  327. }
  328. if (smi_wait_till_ready(banknum, CONFIG_SYS_FLASH_WRITE_TOUT))
  329. return -EBUSY;
  330. /* Set SMI in Hardware Mode */
  331. writel(readl(&smicntl->smi_cr1) & ~SW_MODE, &smicntl->smi_cr1);
  332. if (smi_write_enable(banknum))
  333. return -EIO;
  334. /* Perform the write command */
  335. while (length--) {
  336. if (((ulong) (dst_addr) % SFLASH_PAGE_SIZE) == 0) {
  337. if (smi_wait_till_ready(banknum,
  338. CONFIG_SYS_FLASH_WRITE_TOUT))
  339. return -EBUSY;
  340. if (smi_write_enable(banknum))
  341. return -EIO;
  342. }
  343. *dst_addr++ = *src_addr++;
  344. if ((readl(&smicntl->smi_sr) & (ERF1 | ERF2)))
  345. return -EIO;
  346. }
  347. if (smi_wait_till_ready(banknum, CONFIG_SYS_FLASH_WRITE_TOUT))
  348. return -EBUSY;
  349. writel(readl(&smicntl->smi_sr) & ~(WCF), &smicntl->smi_sr);
  350. return 0;
  351. }
  352. /*
  353. * write_buff - Write to SMI flash
  354. * @info: flash info structure
  355. * @src: source buffer
  356. * @dest_addr: destination buffer
  357. * @length: length to write in words
  358. *
  359. * Write to SMI flash
  360. */
  361. int write_buff(flash_info_t *info, uchar *src, ulong dest_addr, ulong length)
  362. {
  363. return smi_write((unsigned int *)src, (unsigned int *)dest_addr,
  364. (length + 3) / 4, info->start[0]);
  365. }
  366. /*
  367. * flash_init - SMI flash initialization
  368. *
  369. * SMI flash initialization
  370. */
  371. unsigned long flash_init(void)
  372. {
  373. unsigned long size = 0;
  374. int i, j;
  375. smi_init();
  376. for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++) {
  377. flash_info[i].flash_id = FLASH_UNKNOWN;
  378. size += flash_info[i].size = flash_get_size(bank_base[i], i);
  379. }
  380. for (j = 0; j < CONFIG_SYS_MAX_FLASH_BANKS; j++) {
  381. for (i = 1; i < flash_info[j].sector_count; i++)
  382. flash_info[j].start[i] =
  383. flash_info[j].start[i - 1] +
  384. flash_info->size / flash_info->sector_count;
  385. }
  386. return size;
  387. }
  388. /*
  389. * flash_print_info - Print SMI flash information
  390. *
  391. * Print SMI flash information
  392. */
  393. void flash_print_info(flash_info_t *info)
  394. {
  395. int i;
  396. if (info->flash_id == FLASH_UNKNOWN) {
  397. puts("missing or unknown FLASH type\n");
  398. return;
  399. }
  400. if (info->size >= 0x100000)
  401. printf(" Size: %ld MB in %d Sectors\n",
  402. info->size >> 20, info->sector_count);
  403. else
  404. printf(" Size: %ld KB in %d Sectors\n",
  405. info->size >> 10, info->sector_count);
  406. puts(" Sector Start Addresses:");
  407. for (i = 0; i < info->sector_count; ++i) {
  408. #ifdef CONFIG_SYS_FLASH_EMPTY_INFO
  409. int size;
  410. int erased;
  411. u32 *flash;
  412. /*
  413. * Check if whole sector is erased
  414. */
  415. size = (info->size) / (info->sector_count);
  416. flash = (u32 *) info->start[i];
  417. size = size / sizeof(int);
  418. while ((size--) && (*flash++ == ~0))
  419. ;
  420. size++;
  421. if (size)
  422. erased = 0;
  423. else
  424. erased = 1;
  425. if ((i % 5) == 0)
  426. printf("\n");
  427. printf(" %08lX%s%s",
  428. info->start[i],
  429. erased ? " E" : " ", info->protect[i] ? "RO " : " ");
  430. #else
  431. if ((i % 5) == 0)
  432. printf("\n ");
  433. printf(" %08lX%s",
  434. info->start[i], info->protect[i] ? " (RO) " : " ");
  435. #endif
  436. }
  437. putc('\n');
  438. return;
  439. }
  440. /*
  441. * flash_erase - Erase SMI flash
  442. *
  443. * Erase SMI flash
  444. */
  445. int flash_erase(flash_info_t *info, int s_first, int s_last)
  446. {
  447. int rcode = 0;
  448. int prot = 0;
  449. flash_sect_t sect;
  450. if ((s_first < 0) || (s_first > s_last)) {
  451. puts("- no sectors to erase\n");
  452. return 1;
  453. }
  454. for (sect = s_first; sect <= s_last; ++sect) {
  455. if (info->protect[sect])
  456. prot++;
  457. }
  458. if (prot) {
  459. printf("- Warning: %d protected sectors will not be erased!\n",
  460. prot);
  461. } else {
  462. putc('\n');
  463. }
  464. for (sect = s_first; sect <= s_last; sect++) {
  465. if (info->protect[sect] == 0) {
  466. if (smi_sector_erase(info, sect))
  467. rcode = 1;
  468. else
  469. putc('.');
  470. }
  471. }
  472. puts(" done\n");
  473. return rcode;
  474. }
  475. #endif