cache.c 1.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051
  1. /*
  2. * (C) Copyright 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/cache.h>
  25. #include <watchdog.h>
  26. void flush_cache(ulong start_addr, ulong size)
  27. {
  28. #ifndef CONFIG_5xx
  29. ulong addr, start, end;
  30. start = start_addr & ~(CONFIG_SYS_CACHELINE_SIZE - 1);
  31. end = start_addr + size - 1;
  32. for (addr = start; addr <= end; addr += CONFIG_SYS_CACHELINE_SIZE) {
  33. asm volatile("dcbst 0,%0" : : "r" (addr) : "memory");
  34. WATCHDOG_RESET();
  35. }
  36. /* wait for all dcbst to complete on bus */
  37. asm volatile("sync" : : : "memory");
  38. for (addr = start; addr <= end; addr += CONFIG_SYS_CACHELINE_SIZE) {
  39. asm volatile("icbi 0,%0" : : "r" (addr) : "memory");
  40. WATCHDOG_RESET();
  41. }
  42. asm volatile("sync" : : : "memory");
  43. /* flush prefetch queue */
  44. asm volatile("isync" : : : "memory");
  45. #endif
  46. }