pci.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #ifdef CONFIG_PCI
  24. #include <asm/mmu.h>
  25. #include <asm/global_data.h>
  26. #include <pci.h>
  27. #include <asm/mpc8349_pci.h>
  28. #include <i2c.h>
  29. #if defined(CONFIG_OF_LIBFDT)
  30. #include <libfdt.h>
  31. #include <fdt_support.h>
  32. #endif
  33. DECLARE_GLOBAL_DATA_PTR;
  34. /* System RAM mapped to PCI space */
  35. #define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
  36. #define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
  37. #ifndef CONFIG_PCI_PNP
  38. static struct pci_config_table pci_mpc8349itx_config_table[] = {
  39. {
  40. PCI_ANY_ID,
  41. PCI_ANY_ID,
  42. PCI_ANY_ID,
  43. PCI_ANY_ID,
  44. PCI_IDSEL_NUMBER,
  45. PCI_ANY_ID,
  46. pci_cfgfunc_config_device,
  47. {
  48. PCI_ENET0_IOADDR,
  49. PCI_ENET0_MEMADDR,
  50. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}
  51. },
  52. {}
  53. };
  54. #endif
  55. static struct pci_controller pci_hose[] = {
  56. {
  57. #ifndef CONFIG_PCI_PNP
  58. config_table:pci_mpc8349itx_config_table,
  59. #endif
  60. },
  61. {
  62. #ifndef CONFIG_PCI_PNP
  63. config_table:pci_mpc8349itx_config_table,
  64. #endif
  65. }
  66. };
  67. /**************************************************************************
  68. * pci_init_board()
  69. *
  70. * NOTICE: PCI2 is not currently supported
  71. *
  72. */
  73. void pci_init_board(void)
  74. {
  75. volatile immap_t *immr;
  76. volatile clk83xx_t *clk;
  77. volatile law83xx_t *pci_law;
  78. volatile pot83xx_t *pci_pot;
  79. volatile pcictrl83xx_t *pci_ctrl;
  80. volatile pciconf83xx_t *pci_conf;
  81. u8 reg8;
  82. u16 reg16;
  83. u32 reg32;
  84. u32 dev;
  85. struct pci_controller *hose;
  86. immr = (immap_t *) CONFIG_SYS_IMMR;
  87. clk = (clk83xx_t *) & immr->clk;
  88. pci_law = immr->sysconf.pcilaw;
  89. pci_pot = immr->ios.pot;
  90. pci_ctrl = immr->pci_ctrl;
  91. pci_conf = immr->pci_conf;
  92. hose = &pci_hose[0];
  93. /*
  94. * Configure PCI controller and PCI_CLK_OUTPUT both in 66M mode
  95. */
  96. reg32 = clk->occr;
  97. udelay(2000);
  98. #ifdef CONFIG_HARD_I2C
  99. i2c_set_bus_num(1);
  100. /* Read the PCI_M66EN jumper setting */
  101. if ((i2c_read(CONFIG_SYS_I2C_8574_ADDR2, 0, 0, &reg8, sizeof(reg8)) == 0) ||
  102. (i2c_read(CONFIG_SYS_I2C_8574A_ADDR2, 0, 0, &reg8, sizeof(reg8)) == 0)) {
  103. if (reg8 & I2C_8574_PCI66)
  104. clk->occr = 0xff000000; /* 66 MHz PCI */
  105. else
  106. clk->occr = 0xff600001; /* 33 MHz PCI */
  107. } else {
  108. clk->occr = 0xff600001; /* 33 MHz PCI */
  109. }
  110. #else
  111. clk->occr = 0xff000000; /* 66 MHz PCI */
  112. #endif
  113. udelay(2000);
  114. /*
  115. * Release PCI RST Output signal
  116. */
  117. pci_ctrl[0].gcr = 0;
  118. udelay(2000);
  119. pci_ctrl[0].gcr = 1;
  120. #ifdef CONFIG_MPC83XX_PCI2
  121. pci_ctrl[1].gcr = 0;
  122. udelay(2000);
  123. pci_ctrl[1].gcr = 1;
  124. #endif
  125. /* We need to wait at least a 1sec based on PCI specs */
  126. {
  127. int i;
  128. for (i = 0; i < 1000; i++)
  129. udelay(1000);
  130. }
  131. /*
  132. * Configure PCI Local Access Windows
  133. */
  134. pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
  135. pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G;
  136. pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
  137. pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_32M;
  138. /*
  139. * Configure PCI Outbound Translation Windows
  140. */
  141. /* PCI1 mem space - prefetch */
  142. pci_pot[0].potar = (CONFIG_SYS_PCI1_MEM_BASE >> 12) & POTAR_TA_MASK;
  143. pci_pot[0].pobar = (CONFIG_SYS_PCI1_MEM_PHYS >> 12) & POBAR_BA_MASK;
  144. pci_pot[0].pocmr = POCMR_EN | POCMR_PREFETCH_EN | POCMR_CM_256M;
  145. /* PCI1 IO space */
  146. pci_pot[1].potar = (CONFIG_SYS_PCI1_IO_BASE >> 12) & POTAR_TA_MASK;
  147. pci_pot[1].pobar = (CONFIG_SYS_PCI1_IO_PHYS >> 12) & POBAR_BA_MASK;
  148. pci_pot[1].pocmr = POCMR_EN | POCMR_IO | POCMR_CM_16M;
  149. /* PCI1 mmio - non-prefetch mem space */
  150. pci_pot[2].potar = (CONFIG_SYS_PCI1_MMIO_BASE >> 12) & POTAR_TA_MASK;
  151. pci_pot[2].pobar = (CONFIG_SYS_PCI1_MMIO_PHYS >> 12) & POBAR_BA_MASK;
  152. pci_pot[2].pocmr = POCMR_EN | POCMR_CM_256M;
  153. /*
  154. * Configure PCI Inbound Translation Windows
  155. */
  156. /* we need RAM mapped to PCI space for the devices to
  157. * access main memory */
  158. pci_ctrl[0].pitar1 = 0x0;
  159. pci_ctrl[0].pibar1 = 0x0;
  160. pci_ctrl[0].piebar1 = 0x0;
  161. pci_ctrl[0].piwar1 = PIWAR_EN | PIWAR_PF | PIWAR_RTT_SNOOP |
  162. PIWAR_WTT_SNOOP | (__ilog2(gd->ram_size) - 1);
  163. hose->first_busno = 0;
  164. hose->last_busno = 0xff;
  165. /* PCI memory prefetch space */
  166. pci_set_region(hose->regions + 0,
  167. CONFIG_SYS_PCI1_MEM_BASE,
  168. CONFIG_SYS_PCI1_MEM_PHYS,
  169. CONFIG_SYS_PCI1_MEM_SIZE, PCI_REGION_MEM | PCI_REGION_PREFETCH);
  170. /* PCI memory space */
  171. pci_set_region(hose->regions + 1,
  172. CONFIG_SYS_PCI1_MMIO_BASE,
  173. CONFIG_SYS_PCI1_MMIO_PHYS, CONFIG_SYS_PCI1_MMIO_SIZE, PCI_REGION_MEM);
  174. /* PCI IO space */
  175. pci_set_region(hose->regions + 2,
  176. CONFIG_SYS_PCI1_IO_BASE,
  177. CONFIG_SYS_PCI1_IO_PHYS, CONFIG_SYS_PCI1_IO_SIZE, PCI_REGION_IO);
  178. /* System memory space */
  179. pci_set_region(hose->regions + 3,
  180. CONFIG_PCI_SYS_MEM_BUS,
  181. CONFIG_PCI_SYS_MEM_PHYS,
  182. gd->ram_size, PCI_REGION_MEM | PCI_REGION_MEMORY);
  183. hose->region_count = 4;
  184. pci_setup_indirect(hose,
  185. (CONFIG_SYS_IMMR + 0x8300), (CONFIG_SYS_IMMR + 0x8304));
  186. pci_register_hose(hose);
  187. /*
  188. * Write to Command register
  189. */
  190. reg16 = 0xff;
  191. dev = PCI_BDF(hose->first_busno, 0, 0);
  192. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &reg16);
  193. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  194. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  195. /*
  196. * Clear non-reserved bits in status register.
  197. */
  198. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  199. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  200. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  201. #ifdef CONFIG_PCI_SCAN_SHOW
  202. printf("PCI: Bus Dev VenId DevId Class Int\n");
  203. #endif
  204. /*
  205. * Hose scan.
  206. */
  207. hose->last_busno = pci_hose_scan(hose);
  208. #ifdef CONFIG_MPC83XX_PCI2
  209. hose = &pci_hose[1];
  210. /*
  211. * Configure PCI Outbound Translation Windows
  212. */
  213. /* PCI2 mem space - prefetch */
  214. pci_pot[3].potar = (CONFIG_SYS_PCI2_MEM_BASE >> 12) & POTAR_TA_MASK;
  215. pci_pot[3].pobar = (CONFIG_SYS_PCI2_MEM_PHYS >> 12) & POBAR_BA_MASK;
  216. pci_pot[3].pocmr = POCMR_EN | POCMR_PCI2 | POCMR_PREFETCH_EN | POCMR_CM_256M;
  217. /* PCI2 IO space */
  218. pci_pot[4].potar = (CONFIG_SYS_PCI2_IO_BASE >> 12) & POTAR_TA_MASK;
  219. pci_pot[4].pobar = (CONFIG_SYS_PCI2_IO_PHYS >> 12) & POBAR_BA_MASK;
  220. pci_pot[4].pocmr = POCMR_EN | POCMR_PCI2 | POCMR_IO | POCMR_CM_16M;
  221. /* PCI2 mmio - non-prefetch mem space */
  222. pci_pot[5].potar = (CONFIG_SYS_PCI2_MMIO_BASE >> 12) & POTAR_TA_MASK;
  223. pci_pot[5].pobar = (CONFIG_SYS_PCI2_MMIO_PHYS >> 12) & POBAR_BA_MASK;
  224. pci_pot[5].pocmr = POCMR_EN | POCMR_PCI2 | POCMR_CM_256M;
  225. /*
  226. * Configure PCI Inbound Translation Windows
  227. */
  228. /* we need RAM mapped to PCI space for the devices to
  229. * access main memory */
  230. pci_ctrl[1].pitar1 = 0x0;
  231. pci_ctrl[1].pibar1 = 0x0;
  232. pci_ctrl[1].piebar1 = 0x0;
  233. pci_ctrl[1].piwar1 =
  234. PIWAR_EN | PIWAR_PF | PIWAR_RTT_SNOOP | PIWAR_WTT_SNOOP |
  235. (__ilog2(gd->ram_size) - 1);
  236. hose->first_busno = pci_hose[0].last_busno + 1;
  237. hose->last_busno = 0xff;
  238. /* PCI memory prefetch space */
  239. pci_set_region(hose->regions + 0,
  240. CONFIG_SYS_PCI2_MEM_BASE,
  241. CONFIG_SYS_PCI2_MEM_PHYS,
  242. CONFIG_SYS_PCI2_MEM_SIZE, PCI_REGION_MEM | PCI_REGION_PREFETCH);
  243. /* PCI memory space */
  244. pci_set_region(hose->regions + 1,
  245. CONFIG_SYS_PCI2_MMIO_BASE,
  246. CONFIG_SYS_PCI2_MMIO_PHYS, CONFIG_SYS_PCI2_MMIO_SIZE, PCI_REGION_MEM);
  247. /* PCI IO space */
  248. pci_set_region(hose->regions + 2,
  249. CONFIG_SYS_PCI2_IO_BASE,
  250. CONFIG_SYS_PCI2_IO_PHYS, CONFIG_SYS_PCI2_IO_SIZE, PCI_REGION_IO);
  251. /* System memory space */
  252. pci_set_region(hose->regions + 3,
  253. CONFIG_PCI_SYS_MEM_BUS,
  254. CONFIG_PCI_SYS_MEM_PHYS,
  255. gd->ram_size, PCI_REGION_MEM | PCI_REGION_MEMORY);
  256. hose->region_count = 4;
  257. pci_setup_indirect(hose,
  258. (CONFIG_SYS_IMMR + 0x8380), (CONFIG_SYS_IMMR + 0x8384));
  259. pci_register_hose(hose);
  260. /*
  261. * Write to Command register
  262. */
  263. reg16 = 0xff;
  264. dev = PCI_BDF(hose->first_busno, 0, 0);
  265. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &reg16);
  266. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  267. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  268. /*
  269. * Clear non-reserved bits in status register.
  270. */
  271. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  272. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  273. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  274. /*
  275. * Hose scan.
  276. */
  277. hose->last_busno = pci_hose_scan(hose);
  278. #endif
  279. }
  280. #if defined(CONFIG_OF_LIBFDT)
  281. void ft_pci_setup(void *blob, bd_t *bd)
  282. {
  283. int nodeoffset;
  284. int tmp[2];
  285. const char *path;
  286. nodeoffset = fdt_path_offset(blob, "/aliases");
  287. if (nodeoffset >= 0) {
  288. path = fdt_getprop(blob, nodeoffset, "pci0", NULL);
  289. if (path) {
  290. tmp[0] = cpu_to_be32(pci_hose[0].first_busno);
  291. tmp[1] = cpu_to_be32(pci_hose[0].last_busno);
  292. do_fixup_by_path(blob, path, "bus-range",
  293. &tmp, sizeof(tmp), 1);
  294. tmp[0] = cpu_to_be32(gd->pci_clk);
  295. do_fixup_by_path(blob, path, "clock-frequency",
  296. &tmp, sizeof(tmp[0]), 1);
  297. }
  298. #ifdef CONFIG_MPC83XX_PCI2
  299. path = fdt_getprop(blob, nodeoffset, "pci1", NULL);
  300. if (path) {
  301. tmp[0] = cpu_to_be32(pci_hose[0].first_busno);
  302. tmp[1] = cpu_to_be32(pci_hose[0].last_busno);
  303. do_fixup_by_path(blob, path, "bus-range",
  304. &tmp, sizeof(tmp), 1);
  305. tmp[0] = cpu_to_be32(gd->pci_clk);
  306. do_fixup_by_path(blob, path, "clock-frequency",
  307. &tmp, sizeof(tmp[0]), 1);
  308. }
  309. #endif
  310. }
  311. }
  312. #endif /* CONFIG_OF_LIBFDT */
  313. #endif /* CONFIG_PCI */