ZUMA.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * (C) Copyright 2001
  3. * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define CFG_GT_6426x GT_64260 /* with a 64260 system controller */
  29. #define CONFIG_ETHER_PORT_MII /* use two MII ports */
  30. #define CONFIG_INTEL_LXT97X /* Intel LXT97X phy */
  31. #ifndef __ASSEMBLY__
  32. #include <galileo/core.h>
  33. #endif
  34. #include "../board/evb64260/local.h"
  35. #define CONFIG_EVB64260 1 /* this is an EVB64260 board */
  36. #define CONFIG_ZUMA_V2 1 /* always define this for ZUMA v2 */
  37. /* #define CONFIG_ZUMA_V2_OLD 1 */ /* backwards compat for old V2 board */
  38. #define CONFIG_BAUDRATE 38400 /* console baudrate = 38400 */
  39. #define CONFIG_ECC /* enable ECC support */
  40. #define CONFIG_750CX /* we have a 750CX/CXe (override local.h) */
  41. /* which initialization functions to call for this board */
  42. #define CONFIG_MISC_INIT_R
  43. #define CONFIG_BOARD_EARLY_INIT_F
  44. #define CFG_BOARD_ASM_INIT
  45. #define CFG_BOARD_NAME "Zuma APv2"
  46. #define CFG_HUSH_PARSER
  47. #define CFG_PROMPT_HUSH_PS2 "> "
  48. /*
  49. * The following defines let you select what serial you want to use
  50. * for your console driver.
  51. *
  52. * what to do:
  53. * to use the DUART, undef CONFIG_MPSC. If you have hacked a serial
  54. * cable onto the second DUART channel, change the CFG_DUART port from 1
  55. * to 0 below.
  56. *
  57. * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
  58. * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
  59. */
  60. #define CONFIG_MPSC
  61. #define CONFIG_MPSC_PORT 0
  62. #define CONFIG_NET_MULTI /* attempt all available adapters */
  63. /* define this if you want to enable GT MAC filtering */
  64. #define CONFIG_GT_USE_MAC_HASH_TABLE
  65. #if 1
  66. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  67. #else
  68. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  69. #endif
  70. #define CONFIG_ZERO_BOOTDELAY_CHECK
  71. #undef CONFIG_BOOTARGS
  72. #define CONFIG_BOOTCOMMAND \
  73. "tftpboot && " \
  74. "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath " \
  75. "ip=$ipaddr:$serverip:$gatewayip:" \
  76. "$netmask:$hostname:eth0:none panic=5 && bootm"
  77. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  78. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate changes */
  79. #undef CONFIG_WATCHDOG /* watchdog disabled */
  80. #undef CONFIG_ALTIVEC /* undef to disable */
  81. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
  82. CONFIG_BOOTP_BOOTFILESIZE)
  83. #define CONFIG_MII /* enable MII commands */
  84. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  85. CFG_CMD_ASKENV | \
  86. CFG_CMD_BSP | \
  87. CFG_CMD_JFFS2 | \
  88. CFG_CMD_MII | \
  89. CFG_CMD_DATE)
  90. /*
  91. * JFFS2 partitions
  92. *
  93. */
  94. /* No command line, one static partition, whole device */
  95. #undef CONFIG_JFFS2_CMDLINE
  96. #define CONFIG_JFFS2_DEV "nor0"
  97. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  98. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  99. /* mtdparts command line support */
  100. /* Note: fake mtd_id used, no linux mtd map file */
  101. /*
  102. #define CONFIG_JFFS2_CMDLINE
  103. #define MTDIDS_DEFAULT "nor1=zuma-1,nor2=zuma-2"
  104. #define MTDPARTS_DEFAULT "mtdparts=zuma-1:-(jffs2),zuma-2:-(user)"
  105. */
  106. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  107. #include <cmd_confdefs.h>
  108. /*
  109. * Miscellaneous configurable options
  110. */
  111. #define CFG_LONGHELP /* undef to save memory */
  112. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  113. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  114. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  115. #else
  116. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  117. #endif
  118. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  119. #define CFG_MAXARGS 16 /* max number of command args */
  120. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  121. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  122. #define CFG_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
  123. #define CFG_LOAD_ADDR 0x00300000 /* default load address */
  124. #define CFG_HZ 1000 /* decr freq: 1ms ticks */
  125. #define CFG_BUS_HZ 133000000 /* 133 MHz */
  126. #define CFG_BUS_CLK CFG_BUS_HZ
  127. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  128. /*
  129. * Low Level Configuration Settings
  130. * (address mappings, register initial values, etc.)
  131. * You should know what you are doing if you make changes here.
  132. */
  133. /*-----------------------------------------------------------------------
  134. * Definitions for initial stack pointer and data area
  135. */
  136. #define CFG_INIT_RAM_ADDR 0x40000000
  137. #define CFG_INIT_RAM_END 0x1000
  138. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for init data */
  139. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  140. #define CFG_INIT_RAM_LOCK
  141. /*-----------------------------------------------------------------------
  142. * Start addresses for the final memory configuration
  143. * (Set up by the startup code)
  144. * Please note that CFG_SDRAM_BASE _must_ start at 0
  145. */
  146. #define CFG_SDRAM_BASE 0x00000000
  147. #define CFG_FLASH_BASE 0xfff00000
  148. #define CFG_RESET_ADDRESS 0xfff00100
  149. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  150. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  151. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
  152. /* areas to map different things with the GT in physical space */
  153. #define CFG_DRAM_BANKS 4
  154. #define CFG_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
  155. /* What to put in the bats. */
  156. #define CFG_MISC_REGION_BASE 0xf0000000
  157. /* Peripheral Device section */
  158. #define CFG_GT_REGS 0xf8000000 /* later mapped GT_REGS */
  159. #define CFG_DEV_BASE 0xf0000000
  160. #define CFG_DEV0_SIZE _64M /* zuma flash @ 0xf000.0000*/
  161. #define CFG_DEV1_SIZE _8M /* zuma IDE @ 0xf400.0000 */
  162. #define CFG_DEV2_SIZE _8M /* unused */
  163. #define CFG_DEV3_SIZE _8M /* unused */
  164. #define CFG_DEV0_PAR 0xc498243c
  165. /* c 4 9 8 2 4 3 c */
  166. /* 33 22|2222|22 22|111 1|11 11|1 1 | | */
  167. /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */
  168. /* 11|00|0100|10 01|100|0 00|10 0|100 0|011 1|100 */
  169. /* 3| 0|.... ..| 1| 4 | 0 | 4 | 8 | 7 | 4 */
  170. #define CFG_DEV1_PAR 0xc01b6ac5
  171. /* c 0 1 b 6 a c 5 */
  172. /* 33 22|2222|22 22|111 1|11 11|1 1 | | */
  173. /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */
  174. /* 11|00|0000|00 01|101|1 01|10 1|010 1|100 0|101 */
  175. /* 3| 0|.... ..| 1| 5 | 5 | 5 | 5 | 8 | 5 */
  176. #define CFG_8BIT_BOOT_PAR 0xc00b5e7c
  177. #define CFG_MPP_CONTROL_0 0x00007777 /* GPP[7:4] : REQ0[1:0] GNT0[1:0] */
  178. #define CFG_MPP_CONTROL_1 0x00000000 /* GPP[15:12] : GPP[11:8] */
  179. #define CFG_MPP_CONTROL_2 0x00008888 /* GPP[23:20] : REQ1[1:0] GNT1[1:0] */
  180. #define CFG_MPP_CONTROL_3 0x00000000 /* GPP[31:28] (int[3:0]) */
  181. /* GPP[27:24] (27 is int4, rest are GPP) */
  182. #define CFG_SERIAL_PORT_MUX 0x00001101 /* 11=MPSC1/MPSC0 01=ETH, 0=only MII */
  183. #define CFG_GPP_LEVEL_CONTROL 0xf8000000 /* interrupt inputs: GPP[31:27] */
  184. #define CFG_SDRAM_CONFIG 0xe4e18200 /* 0x448 */
  185. /* idmas use buffer 1,1
  186. comm use buffer 1
  187. pci use buffer 0,0 (pci1->0 pci0->0)
  188. cpu use buffer 1 (R*18)
  189. normal load (see also ifdef HVL)
  190. standard SDRAM (see also ifdef REG)
  191. non staggered refresh */
  192. /* 31:26 25 23 20 19 18 16 */
  193. /* 111001 00 111 0 0 00 1 */
  194. /* refresh count=0x200
  195. phy interleave disable (by default,
  196. set later by dram config..)
  197. virt interleave enable */
  198. /* 15 14 13:0 */
  199. /* 1 0 0x200 */
  200. #define CFG_DEV0_SPACE CFG_DEV_BASE
  201. #define CFG_DEV1_SPACE (CFG_DEV0_SPACE + CFG_DEV0_SIZE)
  202. #define CFG_DEV2_SPACE (CFG_DEV1_SPACE + CFG_DEV1_SIZE)
  203. #define CFG_DEV3_SPACE (CFG_DEV2_SPACE + CFG_DEV2_SIZE)
  204. /*-----------------------------------------------------------------------
  205. * PCI stuff
  206. */
  207. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  208. #define PCI_HOST_FORCE 1 /* configure as pci host */
  209. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  210. #define CONFIG_PCI /* include pci support */
  211. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  212. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  213. /* PCI MEMORY MAP section */
  214. #define CFG_PCI0_MEM_BASE 0x80000000
  215. #define CFG_PCI0_MEM_SIZE _128M
  216. #define CFG_PCI1_MEM_BASE 0x88000000
  217. #define CFG_PCI1_MEM_SIZE _128M
  218. #define CFG_PCI0_0_MEM_SPACE (CFG_PCI0_MEM_BASE)
  219. #define CFG_PCI1_0_MEM_SPACE (CFG_PCI1_MEM_BASE)
  220. /* PCI I/O MAP section */
  221. #define CFG_PCI0_IO_BASE 0xfa000000
  222. #define CFG_PCI0_IO_SIZE _16M
  223. #define CFG_PCI1_IO_BASE 0xfb000000
  224. #define CFG_PCI1_IO_SIZE _16M
  225. #define CFG_PCI0_IO_SPACE (CFG_PCI0_IO_BASE)
  226. #define CFG_PCI0_IO_SPACE_PCI 0x00000000
  227. #define CFG_PCI1_IO_SPACE (CFG_PCI1_IO_BASE)
  228. #define CFG_PCI1_IO_SPACE_PCI 0x00000000
  229. /*----------------------------------------------------------------------
  230. * Initial BAT mappings
  231. */
  232. /* NOTES:
  233. * 1) GUARDED and WRITE_THRU not allowed in IBATS
  234. * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
  235. */
  236. /* SDRAM */
  237. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
  238. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  239. #define CFG_DBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  240. #define CFG_DBAT0U CFG_IBAT0U
  241. /* init ram */
  242. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  243. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  244. #define CFG_DBAT1L CFG_IBAT1L
  245. #define CFG_DBAT1U CFG_IBAT1U
  246. /* PCI0, PCI1 memory space (starting at PCI0 base, mapped in one BAT) */
  247. #define CFG_IBAT2L BATL_NO_ACCESS
  248. #define CFG_IBAT2U CFG_DBAT2U
  249. #define CFG_DBAT2L (CFG_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  250. #define CFG_DBAT2U (CFG_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  251. /* GT regs, bootrom, all the devices, PCI I/O */
  252. #define CFG_IBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
  253. #define CFG_IBAT3U (CFG_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
  254. #define CFG_DBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  255. #define CFG_DBAT3U CFG_IBAT3U
  256. /*
  257. * For booting Linux, the board info and command line data
  258. * have to be in the first 8 MB of memory, since this is
  259. * the maximum mapped by the Linux kernel during initialization.
  260. */
  261. #define CFG_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
  262. /*-----------------------------------------------------------------------
  263. * FLASH organization
  264. */
  265. #define CFG_MAX_FLASH_BANKS 3 /* max number of memory banks */
  266. #define CFG_MAX_FLASH_SECT 130 /* max number of sectors on one chip */
  267. #define CFG_EXTRA_FLASH_DEVICE DEVICE0 /* extra flash at device 0 */
  268. #define CFG_EXTRA_FLASH_WIDTH 2 /* 16 bit */
  269. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  270. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  271. #define CFG_FLASH_CFI 1
  272. #define CFG_ENV_IS_IN_FLASH 1
  273. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  274. #define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sect real size */
  275. #define CFG_ENV_ADDR (0xfff80000 - CFG_ENV_SECT_SIZE)
  276. /*-----------------------------------------------------------------------
  277. * Cache Configuration
  278. */
  279. #define CFG_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
  280. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  281. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  282. #endif
  283. /*-----------------------------------------------------------------------
  284. * L2CR setup -- make sure this is right for your board!
  285. * look in include/74xx_7xx.h for the defines used here
  286. */
  287. #define CFG_L2
  288. #ifdef CONFIG_750CX
  289. #define L2_INIT 0
  290. #else
  291. #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
  292. L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
  293. #endif
  294. #define L2_ENABLE (L2_INIT | L2CR_L2E)
  295. /*------------------------------------------------------------------------
  296. * Real time clock
  297. */
  298. #define CONFIG_RTC_DS1302
  299. /*------------------------------------------------------------------------
  300. * Galileo I2C driver
  301. */
  302. #define CONFIG_GT_I2C
  303. /*
  304. * Internal Definitions
  305. *
  306. * Boot Flags
  307. */
  308. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  309. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  310. #endif /* __CONFIG_H */