KUP4K.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. * Derived from ../tqm8xx/tqm8xx.c
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  35. #define CONFIG_KUP4K 1 /* ...on a KUP4K module */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate */
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  44. #endif
  45. #define CONFIG_BOARD_TYPES 1 /* support board types */
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_EXTRA_ENV_SETTINGS \
  48. "slot_a_boot=setenv bootargs root=/dev/hda2 ip=off;" \
  49. "run addhw; diskboot 200000 0:1; bootm 200000\0" \
  50. "slot_b_boot=setenv bootargs root=/dev/hda2 ip=off;" \
  51. "run addhw; diskboot 200000 2:1; bootm 200000\0" \
  52. "nfs_boot=dhcp; run nfsargs addip addhw; bootm 200000\0" \
  53. "panic_boot=echo No Bootdevice !!! reset\0" \
  54. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \
  55. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  56. "addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:${gatewayip}" \
  57. ":${netmask}:${hostname}:${netdev}:off\0" \
  58. "addhw=setenv bootargs ${bootargs} hw=${hw} key1=${key1} panic=1\0" \
  59. "netdev=eth0\0" \
  60. "contrast=55\0" \
  61. "silent=1\0" \
  62. "load=tftp 200000 bootloader-4k.bitmap;tftp 100000 bootloader-4k.bin\0" \
  63. "update=protect off 1:0-7;era 1:0-7;cp.b 100000 40000000 ${filesize};" \
  64. "cp.b 200000 40050000 14000\0"
  65. #define CONFIG_BOOTCOMMAND \
  66. "run slot_a_boot;run slot_b_boot;run nfs_boot;run panic_boot"
  67. #define CONFIG_MISC_INIT_R 1
  68. #define CONFIG_MISC_INIT_F 1
  69. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  70. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  71. #define CONFIG_WATCHDOG 1 /* watchdog enabled */
  72. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  73. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  74. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  75. #define CONFIG_MAC_PARTITION
  76. #define CONFIG_DOS_PARTITION
  77. /*
  78. * enable I2C and select the hardware/software driver
  79. */
  80. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  81. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  82. #define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  83. #define CFG_I2C_SLAVE 0xFE
  84. #ifdef CONFIG_SOFT_I2C
  85. /*
  86. * Software (bit-bang) I2C driver configuration
  87. */
  88. #define PB_SCL 0x00000020 /* PB 26 */
  89. #define PB_SDA 0x00000010 /* PB 27 */
  90. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  91. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  92. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  93. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  94. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  95. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  96. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  97. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  98. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  99. #endif /* CONFIG_SOFT_I2C */
  100. /*-----------------------------------------------------------------------
  101. * I2C Configuration
  102. */
  103. #define CFG_I2C_PICIO_ADDR 0x21 /* PCF8574 IO Expander */
  104. #define CFG_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
  105. /* List of I2C addresses to be verified by POST */
  106. #define I2C_ADDR_LIST {CFG_I2C_PICIO_ADDR, \
  107. CFG_I2C_RTC_ADDR, \
  108. }
  109. #define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
  110. #define CFG_DISCOVER_PHY
  111. #define CONFIG_MII
  112. #if 0
  113. #define CONFIG_ETHADDR 00:0B:64:00:00:00 /* our OUI from IEEE */
  114. #endif
  115. #define CONFIG_KUP4K_LOGO 0x40050000 /* Address of logo bitmap */
  116. /* Define to allow the user to overwrite serial and ethaddr */
  117. #define CONFIG_ENV_OVERWRITE
  118. #if 1
  119. /* POST support */
  120. #define CONFIG_POST (CFG_POST_CPU | \
  121. CFG_POST_RTC | \
  122. CFG_POST_I2C)
  123. #ifdef CONFIG_POST
  124. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  125. #else
  126. #define CFG_CMD_POST_DIAG 0
  127. #endif
  128. #endif
  129. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  130. CFG_CMD_DATE | \
  131. CFG_CMD_DHCP | \
  132. CFG_CMD_I2C | \
  133. CFG_CMD_IDE | \
  134. CFG_CMD_NFS | \
  135. CFG_CMD_POST_DIAG | \
  136. CFG_CMD_SNTP )
  137. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  138. #include <cmd_confdefs.h>
  139. /*
  140. * Miscellaneous configurable options
  141. */
  142. #define CFG_LONGHELP /* undef to save memory */
  143. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  144. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  145. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  146. #else
  147. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  148. #endif
  149. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  150. #define CFG_MAXARGS 16 /* max number of command args */
  151. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  152. #define CFG_MEMTEST_START 0x000400000 /* memtest works on */
  153. #define CFG_MEMTEST_END 0x002C00000 /* 4 ... 44 MB in DRAM */
  154. #define CFG_LOAD_ADDR 0x200000 /* default load address */
  155. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  156. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 115200 }
  157. #define CFG_CONSOLE_INFO_QUIET 1
  158. /*
  159. * Low Level Configuration Settings
  160. * (address mappings, register initial values, etc.)
  161. * You should know what you are doing if you make changes here.
  162. */
  163. /*-----------------------------------------------------------------------
  164. * Internal Memory Mapped Register
  165. */
  166. #define CFG_IMMR 0xFFF00000
  167. /*-----------------------------------------------------------------------
  168. * Definitions for initial stack pointer and data area (in DPRAM)
  169. */
  170. #define CFG_INIT_RAM_ADDR CFG_IMMR
  171. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  172. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  173. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  174. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  175. /*-----------------------------------------------------------------------
  176. * Start addresses for the final memory configuration
  177. * (Set up by the startup code)
  178. * Please note that CFG_SDRAM_BASE _must_ start at 0
  179. */
  180. #define CFG_SDRAM_BASE 0x00000000
  181. #define CFG_FLASH_BASE 0x40000000
  182. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  183. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  184. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  185. /*
  186. * For booting Linux, the board info and command line data
  187. * have to be in the first 8 MB of memory, since this is
  188. * the maximum mapped by the Linux kernel during initialization.
  189. */
  190. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  191. /*-----------------------------------------------------------------------
  192. * FLASH organization
  193. */
  194. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  195. #define CFG_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
  196. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  197. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  198. #define CFG_ENV_IS_IN_FLASH 1
  199. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  200. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  201. #define CFG_ENV_SECT_SIZE 0x10000
  202. /* Address and size of Redundant Environment Sector */
  203. #if 0
  204. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  205. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  206. #endif
  207. /*-----------------------------------------------------------------------
  208. * Hardware Information Block
  209. */
  210. #if 1
  211. #define CFG_HWINFO_OFFSET 0x000F0000 /* offset of HW Info block */
  212. #define CFG_HWINFO_SIZE 0x00000100 /* size of HW Info block */
  213. #define CFG_HWINFO_MAGIC 0x4B26500D /* 'K&P<CR>' */
  214. #endif
  215. /*-----------------------------------------------------------------------
  216. * Cache Configuration
  217. */
  218. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  219. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  220. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  221. #endif
  222. /*-----------------------------------------------------------------------
  223. * SYPCR - System Protection Control 11-9
  224. * SYPCR can only be written once after reset!
  225. *-----------------------------------------------------------------------
  226. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  227. */
  228. #if 0 && defined(CONFIG_WATCHDOG) /* KUP uses external TPS3705 WD */
  229. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  230. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  231. #else
  232. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  233. #endif
  234. /*-----------------------------------------------------------------------
  235. * SIUMCR - SIU Module Configuration 11-6
  236. *-----------------------------------------------------------------------
  237. * PCMCIA config., multi-function pin tri-state
  238. */
  239. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00)
  240. /*-----------------------------------------------------------------------
  241. * TBSCR - Time Base Status and Control 11-26
  242. *-----------------------------------------------------------------------
  243. * Clear Reference Interrupt Status, Timebase freezing enabled
  244. */
  245. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  246. /*-----------------------------------------------------------------------
  247. * RTCSC - Real-Time Clock Status and Control Register 11-27
  248. *-----------------------------------------------------------------------
  249. */
  250. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  251. /*-----------------------------------------------------------------------
  252. * PISCR - Periodic Interrupt Status and Control 11-31
  253. *-----------------------------------------------------------------------
  254. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  255. */
  256. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  257. /*-----------------------------------------------------------------------
  258. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  259. *-----------------------------------------------------------------------
  260. * Reset PLL lock status sticky bit, timer expired status bit and timer
  261. * interrupt status bit
  262. *
  263. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  264. */
  265. #define CFG_PLPRCR ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  266. /*-----------------------------------------------------------------------
  267. * SCCR - System Clock and reset Control Register 15-27
  268. *-----------------------------------------------------------------------
  269. * Set clock output, timebase and RTC source and divider,
  270. * power management and some other internal clocks
  271. */
  272. #define SCCR_MASK SCCR_EBDF00
  273. #define CFG_SCCR (SCCR_TBS | SCCR_EBDF01 | \
  274. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  275. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  276. SCCR_DFALCD00)
  277. /*-----------------------------------------------------------------------
  278. * PCMCIA stuff
  279. *-----------------------------------------------------------------------
  280. *
  281. */
  282. /* KUP4K use both slots, SLOT_A as "primary". */
  283. #define CONFIG_PCMCIA_SLOT_A 1
  284. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  285. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  286. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  287. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  288. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  289. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  290. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  291. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  292. #define PCMCIA_SOCKETS_NO 2
  293. #define PCMCIA_MEM_WIN_NO 8
  294. /*-----------------------------------------------------------------------
  295. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  296. *-----------------------------------------------------------------------
  297. */
  298. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  299. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  300. #define CONFIG_IDE_LED 1 /* LED for ide supported */
  301. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  302. #define CFG_IDE_MAXBUS 2
  303. #define CFG_IDE_MAXDEVICE 4
  304. #define CFG_ATA_IDE0_OFFSET 0x0000
  305. #define CFG_ATA_IDE1_OFFSET (4 * CFG_PCMCIA_MEM_SIZE)
  306. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  307. /* Offset for data I/O */
  308. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  309. /* Offset for normal register accesses */
  310. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  311. /* Offset for alternate registers */
  312. #define CFG_ATA_ALT_OFFSET 0x0100
  313. /*-----------------------------------------------------------------------
  314. *
  315. *-----------------------------------------------------------------------
  316. *
  317. */
  318. #define CFG_DER 0
  319. /*
  320. * Init Memory Controller:
  321. *
  322. * BR0/1 and OR0/1 (FLASH)
  323. */
  324. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  325. /* used to re-map FLASH both when starting from SRAM or FLASH:
  326. * restrict access enough to keep SRAM working (if any)
  327. * but not too much to meddle with FLASH accesses
  328. */
  329. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  330. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  331. /*
  332. * FLASH timing:
  333. */
  334. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  335. OR_SCY_2_CLK | OR_EHTR | OR_BI)
  336. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  337. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  338. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  339. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  340. #define CFG_OR_TIMING_SDRAM 0x00000A00
  341. /*
  342. * Memory Periodic Timer Prescaler
  343. *
  344. * The Divider for PTA (refresh timer) configuration is based on an
  345. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  346. * the number of chip selects (NCS) and the actually needed refresh
  347. * rate is done by setting MPTPR.
  348. *
  349. * PTA is calculated from
  350. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  351. *
  352. * gclk CPU clock (not bus clock!)
  353. * Trefresh Refresh cycle * 4 (four word bursts used)
  354. *
  355. * 4096 Rows from SDRAM example configuration
  356. * 1000 factor s -> ms
  357. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  358. * 4 Number of refresh cycles per period
  359. * 64 Refresh cycle in ms per number of rows
  360. * --------------------------------------------
  361. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  362. *
  363. * 50 MHz => 50.000.000 / Divider = 98
  364. * 66 Mhz => 66.000.000 / Divider = 129
  365. * 80 Mhz => 80.000.000 / Divider = 156
  366. */
  367. #if defined(CONFIG_80MHz)
  368. #define CFG_MAMR_PTA 156
  369. #elif defined(CONFIG_66MHz)
  370. #define CFG_MAMR_PTA 129
  371. #else /* 50 MHz */
  372. #define CFG_MAMR_PTA 98
  373. #endif /*CONFIG_??MHz */
  374. /*
  375. * For 16 MBit, refresh rates could be 31.3 us
  376. * (= 64 ms / 2K = 125 / quad bursts).
  377. * For a simpler initialization, 15.6 us is used instead.
  378. *
  379. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  380. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  381. */
  382. #define CFG_MPTPR 0x400
  383. /*
  384. * MAMR settings for SDRAM
  385. */
  386. #define CFG_MAMR 0x80802114
  387. /*
  388. * Internal Definitions
  389. *
  390. * Boot Flags
  391. */
  392. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  393. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  394. #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
  395. #if 0
  396. #define CONFIG_AUTOBOOT_PROMPT "Boote in %d Sekunden - stop mit \"2\"\n"
  397. #endif
  398. #define CONFIG_AUTOBOOT_STOP_STR "." /* easy to stop for now */
  399. #define CONFIG_SILENT_CONSOLE 1
  400. #endif /* __CONFIG_H */