GENIETV.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860T FADS board. Copied from the MBX stuff.
  4. * Magnus Damm added defines for 8xxrom and extended bd_info.
  5. * Helmut Buchsbaum added bitvalues for BCSRx
  6. *
  7. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  8. */
  9. /*
  10. * The GENIETV is using the following physical memorymap (copied from
  11. * the FADS configuration):
  12. *
  13. * ff020000 -> ff02ffff : pcmcia
  14. * ff010000 -> ff01ffff : BCSR connected to CS1, setup by 8xxROM
  15. * ff000000 -> ff00ffff : IMAP internal in the cpu
  16. * 30000000 -> 300fffff : flash connected to CS0
  17. * 00000000 -> nnnnnnnn : sdram setup by U-Boot
  18. *
  19. * CS pins are connected as follows:
  20. *
  21. * CS0 -512Kb boot flash
  22. * CS1 - SDRAM #1
  23. * CS2 - SDRAM #2
  24. * CS3 - Flash #1
  25. * CS4 - Flash #2
  26. * CS5 - Lon (if present)
  27. * CS6 - PCMCIA #1
  28. * CS7 - PCMCIA #2
  29. */
  30. /* ------------------------------------------------------------------------- */
  31. /*
  32. * board/config.h - configuration options, board specific
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. #define CONFIG_ETHADDR 08:00:22:50:70:63 /* Ethernet address */
  37. #define CONFIG_ENV_OVERWRITE 1 /* Overwrite the environment */
  38. #define CFG_ALLOC_DPRAM /* Use dynamic DPRAM allocation */
  39. #define CFG_AUTOLOAD "n" /* No autoload */
  40. /*#define CONFIG_VIDEO 1 / To enable the video initialization */
  41. /*#define CONFIG_VIDEO_ADDR 0x00200000 */
  42. /*#define CONFIG_HARD_I2C 1 / I2C with hardware support */
  43. /*#define CONFIG_PCMCIA 1 / To enable the PCMCIA initialization */
  44. /*#define CFG_PCMCIA_IO_ADDR 0xff020000 */
  45. /*#define CFG_PCMCIA_IO_SIZE 0x10000 */
  46. /*#define CFG_PCMCIA_MEM_ADDR 0xe0000000 */
  47. /*#define CFG_PCMCIA_MEM_SIZE 0x10000 */
  48. /* Video related */
  49. /*#define CONFIG_VIDEO_LOGO 1 / Show the logo */
  50. /*#define CONFIG_VIDEO_ENCODER_AD7177 1 / Enable this encoder */
  51. /*#define CONFIG_VIDEO_ENCODER_AD7177_ADDR 0xF4 / ALSB to ground */
  52. /* Wireless 56Khz 4PPM keyboard on SMCx */
  53. /*#define CONFIG_KEYBOARD 0 */
  54. /*#define CONFIG_WL_4PPM_KEYBOARD_SMC 0 / SMC to use (0 indexed) */
  55. /*
  56. * High Level Configuration Options
  57. * (easy to change)
  58. */
  59. #include <mpc8xx_irq.h>
  60. #define CONFIG_GENIETV 1
  61. #define CONFIG_MPC823 1
  62. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  63. #undef CONFIG_8xx_CONS_SMC2
  64. #undef CONFIG_8xx_CONS_NONE
  65. #define CONFIG_BAUDRATE 9600
  66. #define MPC8XX_FACT 12 /* Multiply by 12 */
  67. #define MPC8XX_XIN 5000000 /* 4 MHz clock */
  68. #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
  69. #define CFG_PLPRCR_MF ((MPC8XX_FACT-1) << 20)
  70. #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ /* Force it - dont measure it */
  71. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  72. #if 1
  73. #define CONFIG_BOOTDELAY 1 /* autoboot after 2 seconds */
  74. #define CONFIG_LOADS_ECHO 0 /* Dont echoes received characters */
  75. #define CONFIG_BOOTARGS ""
  76. #define CONFIG_BOOTCOMMAND \
  77. "bootp; tftp; " \
  78. "setenv bootargs console=tty0 console=ttyS0 " \
  79. "root=/dev/nfs nfsroot=${serverip}:${rootpath} " \
  80. "ip=${ipaddr}:${serverip}:${gatewayip}:${subnetmask}:${hostname}:eth0:off ;" \
  81. "bootm "
  82. #else
  83. #define CONFIG_BOOTDELAY 0 /* autoboot disabled */
  84. #endif
  85. #undef CONFIG_WATCHDOG /* watchdog disabled */
  86. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  87. #include <cmd_confdefs.h>
  88. /*
  89. * Miscellaneous configurable options
  90. */
  91. #define CFG_LONGHELP /* undef to save memory */
  92. #define CFG_PROMPT ":>" /* Monitor Command Prompt */
  93. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  94. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  95. #else
  96. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  97. #endif
  98. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  99. #define CFG_MAXARGS 8 /* max number of command args */
  100. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  101. #define CFG_MEMTEST_START 0x00004000 /* memtest works on */
  102. #define CFG_MEMTEST_END 0x00800000 /* 0 ... 8 MB in DRAM */
  103. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  104. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  105. #define CFG_BAUDRATE_TABLE { 4800, 9600, 19200, 38400, 57600, 115200 }
  106. /*
  107. * Low Level Configuration Settings
  108. * (address mappings, register initial values, etc.)
  109. * You should know what you are doing if you make changes here.
  110. */
  111. /*-----------------------------------------------------------------------
  112. * Internal Memory Mapped Register
  113. */
  114. #define CFG_IMMR 0xFF000000
  115. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  116. /*-----------------------------------------------------------------------
  117. * Definitions for initial stack pointer and data area (in DPRAM)
  118. */
  119. #define CFG_INIT_RAM_ADDR CFG_IMMR
  120. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  121. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  122. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  123. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  124. /*-----------------------------------------------------------------------
  125. * Start addresses for the final memory configuration
  126. * (Set up by the startup code)
  127. * Please note that CFG_SDRAM_BASE _must_ start at 0
  128. * Also NOTE that it doesn't mean SDRAM - it means MEMORY.
  129. */
  130. #define CFG_SDRAM_BASE 0x00000000
  131. #define CFG_FLASH_BASE 0x02800000
  132. #define CFG_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  133. #if 0
  134. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 128 kB for Monitor */
  135. #else
  136. #define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  137. #endif
  138. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  139. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
  140. /*
  141. * For booting Linux, the board info and command line data
  142. * have to be in the first 8 MB of memory, since this is
  143. * the maximum mapped by the Linux kernel during initialization.
  144. */
  145. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  146. /*-----------------------------------------------------------------------
  147. * FLASH organization
  148. */
  149. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  150. #define CFG_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  151. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  152. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  153. #define CFG_ENV_IS_IN_FLASH 1
  154. #define CFG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
  155. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector (64k)*/
  156. /* values according to the manual */
  157. /*-----------------------------------------------------------------------
  158. * Cache Configuration
  159. */
  160. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  161. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  162. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  163. #endif
  164. /*-----------------------------------------------------------------------
  165. * SYPCR - System Protection Control 11-9
  166. * SYPCR can only be written once after reset!
  167. *-----------------------------------------------------------------------
  168. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  169. */
  170. #if defined(CONFIG_WATCHDOG)
  171. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  172. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  173. #else
  174. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  175. #endif
  176. /*-----------------------------------------------------------------------
  177. * SIUMCR - SIU Module Configuration 11-6
  178. *-----------------------------------------------------------------------
  179. * PCMCIA config., multi-function pin tri-state
  180. *
  181. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  182. */
  183. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC10)
  184. /*-----------------------------------------------------------------------
  185. * TBSCR - Time Base Status and Control 11-26
  186. *-----------------------------------------------------------------------
  187. * Clear Reference Interrupt Status, Timebase freezing enabled
  188. */
  189. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  190. /*-----------------------------------------------------------------------
  191. * PISCR - Periodic Interrupt Status and Control 11-31
  192. *-----------------------------------------------------------------------
  193. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  194. */
  195. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  196. /*-----------------------------------------------------------------------
  197. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  198. *-----------------------------------------------------------------------
  199. * Reset PLL lock status sticky bit, timer expired status bit and timer *
  200. * interrupt status bit - leave PLL multiplication factor unchanged !
  201. *
  202. * #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  203. */
  204. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | CFG_PLPRCR_MF)
  205. /*-----------------------------------------------------------------------
  206. * SCCR - System Clock and reset Control Register 15-27
  207. *-----------------------------------------------------------------------
  208. * Set clock output, timebase and RTC source and divider,
  209. * power management and some other internal clocks
  210. */
  211. #define SCCR_MASK SCCR_EBDF11
  212. #define CFG_SCCR (SCCR_TBS | \
  213. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  214. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  215. SCCR_DFALCD00)
  216. /*-----------------------------------------------------------------------
  217. *
  218. *-----------------------------------------------------------------------
  219. *
  220. */
  221. #define CFG_DER 0
  222. /* Because of the way the 860 starts up and assigns CS0 the
  223. * entire address space, we have to set the memory controller
  224. * differently. Normally, you write the option register
  225. * first, and then enable the chip select by writing the
  226. * base register. For CS0, you must write the base register
  227. * first, followed by the option register.
  228. */
  229. /*
  230. * Init Memory Controller:
  231. *
  232. * BR0 and OR0(FLASH)
  233. */
  234. #define FLASH_BASE0_PRELIM 0x02800000 /* FLASH bank #0 */
  235. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  236. #define CFG_PRELIM_OR_AM 0xFF800000 /* OR addr mask (512Kb) */
  237. /* FLASH timing */
  238. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  239. OR_SCY_15_CLK | OR_TRLX )
  240. /*#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH) */
  241. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) /* 0xfff80ff4 */
  242. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_8) /* 0x02800401 */
  243. /*
  244. * BR1/2 and OR1/2 (SDRAM)
  245. */
  246. #define CFG_OR_TIMING_SDRAM 0x00000A00
  247. #define SDRAM_MAX_SIZE 0x04000000 /* 64Mb bank */
  248. #define SDRAM_BASE1_PRELIM 0x00000000 /* First bank */
  249. #define SDRAM_BASE2_PRELIM 0x10000000 /* Second bank */
  250. /*
  251. * Memory Periodic Timer Prescaler
  252. */
  253. /* periodic timer for refresh */
  254. #define CFG_MBMR_PTB 0x5d /* start with divider for 100 MHz */
  255. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  256. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  257. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32
  258. /*
  259. * MBMR settings for SDRAM
  260. */
  261. /* 8 column SDRAM */
  262. #define CFG_MBMR_8COL ((CFG_MBMR_PTB << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  263. MAMR_G0CLA_A11 | MAMR_RLFA_1X | MAMR_WLFA_1X \
  264. | MAMR_TLFA_4X) /* 0x5d802114 */
  265. /*
  266. * Internal Definitions
  267. *
  268. * Boot Flags
  269. */
  270. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  271. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  272. /* values according to the manual */
  273. #define CONFIG_DRAM_50MHZ 1
  274. #define CONFIG_SDRAM_50MHZ
  275. /* We don't use the 8259.
  276. */
  277. #define NR_8259_INTS 0
  278. /* Machine type
  279. */
  280. #define _MACH_8xx (_MACH_fads)
  281. /*
  282. * MPC8xx CPM Options
  283. */
  284. #define CONFIG_SCC_ENET 1
  285. #define CONFIG_DISK_SPINUP_TIME 1000000
  286. /* PCMCIA configuration */
  287. #define PCMCIA_MAX_SLOTS 1
  288. #define PCMCIA_SLOT_B 1
  289. #endif /* __CONFIG_H */