ELPT860.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. /*
  2. **=====================================================================
  3. **
  4. ** Copyright (C) 2000, 2001, 2002, 2003
  5. ** The LEOX team <team@leox.org>, http://www.leox.org
  6. **
  7. ** LEOX.org is about the development of free hardware and software resources
  8. ** for system on chip.
  9. **
  10. ** Description: U-Boot port on the LEOX's ELPT860 CPU board
  11. ** ~~~~~~~~~~~
  12. **
  13. **=====================================================================
  14. **
  15. ** This program is free software; you can redistribute it and/or
  16. ** modify it under the terms of the GNU General Public License as
  17. ** published by the Free Software Foundation; either version 2 of
  18. ** the License, or (at your option) any later version.
  19. **
  20. ** This program is distributed in the hope that it will be useful,
  21. ** but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. ** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. ** GNU General Public License for more details.
  24. **
  25. ** You should have received a copy of the GNU General Public License
  26. ** along with this program; if not, write to the Free Software
  27. ** Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. ** MA 02111-1307 USA
  29. **
  30. **=====================================================================
  31. */
  32. /*
  33. * board/config.h - configuration options, board specific
  34. */
  35. #ifndef __CONFIG_H
  36. #define __CONFIG_H
  37. /*
  38. * High Level Configuration Options
  39. * (easy to change)
  40. */
  41. #define CONFIG_MPC860 1 /* It's a MPC860, in fact a 860T CPU */
  42. #define CONFIG_MPC860T 1
  43. #define CONFIG_ELPT860 1 /* ...on a LEOX's ELPT860 CPU board */
  44. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  45. #undef CONFIG_8xx_CONS_SMC2
  46. #undef CONFIG_8xx_CONS_NONE
  47. #define CONFIG_CLOCKS_IN_MHZ 1 /* Clock passed to Linux (<2.4.5) in MHz */
  48. #define CONFIG_8xx_GCLK_FREQ 50000000 /* MPC860T runs at 50MHz */
  49. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  50. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  51. /* BOOT arguments */
  52. #define CONFIG_PREBOOT \
  53. "echo;" \
  54. "echo Type \"run nfsboot\" to mount root filesystem over NFS;" \
  55. "echo"
  56. #undef CONFIG_BOOTARGS
  57. #define CONFIG_EXTRA_ENV_SETTINGS \
  58. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  59. "rootargs=setenv rootpath /tftp/${ipaddr}\0" \
  60. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  61. "nfsroot=${serverip}:${rootpath}\0" \
  62. "addip=setenv bootargs ${bootargs} " \
  63. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  64. ":${hostname}:eth0:off panic=1\0" \
  65. "ramboot=tftp 400000 /home/paugaml/pMulti;" \
  66. "run ramargs;bootm\0" \
  67. "nfsboot=tftp 400000 /home/paugaml/uImage;" \
  68. "run rootargs;run nfsargs;run addip;bootm\0" \
  69. ""
  70. #define CONFIG_BOOTCOMMAND "run ramboot"
  71. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  72. #undef CONFIG_WATCHDOG /* watchdog disabled */
  73. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  74. #undef CONFIG_RTC_MPC8xx /* internal RTC MPC8xx unused */
  75. #define CONFIG_RTC_DS164x 1 /* RTC is a Dallas DS1646 */
  76. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  77. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  78. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  79. CFG_CMD_ASKENV | \
  80. CFG_CMD_DATE )
  81. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  82. #include <cmd_confdefs.h>
  83. /*
  84. * Miscellaneous configurable options
  85. */
  86. #define CFG_LONGHELP /* undef to save memory */
  87. #define CFG_PROMPT "LEOX_elpt860: " /* Monitor Command Prompt */
  88. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  89. # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  90. #else
  91. # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  92. #endif
  93. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  94. #define CFG_MAXARGS 16 /* max number of command args */
  95. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  96. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  97. #define CFG_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
  98. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  99. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  100. /*
  101. * Environment Variables and Storages
  102. */
  103. #define CONFIG_ENV_OVERWRITE 1 /* Allow Overwrite of serial# & ethaddr */
  104. #undef CFG_ENV_IS_IN_NVRAM /* Environment is in NVRAM */
  105. #undef CFG_ENV_IS_IN_EEPROM /* Environment is in I2C EEPROM */
  106. #define CFG_ENV_IS_IN_FLASH 1 /* Environment is in FLASH */
  107. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600 bps */
  108. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  109. #define CONFIG_ETHADDR 00:01:77:00:60:40
  110. #define CONFIG_IPADDR 192.168.0.30
  111. #define CONFIG_NETMASK 255.255.255.0
  112. #define CONFIG_SERVERIP 192.168.0.1
  113. #define CONFIG_GATEWAYIP 192.168.0.1
  114. /*
  115. * Low Level Configuration Settings
  116. * (address mappings, register initial values, etc.)
  117. * You should know what you are doing if you make changes here.
  118. */
  119. /*-----------------------------------------------------------------------
  120. * Internal Memory Mapped Register
  121. */
  122. #define CFG_IMMR 0xFF000000
  123. /*-----------------------------------------------------------------------
  124. * Definitions for initial stack pointer and data area (in DPRAM)
  125. */
  126. #define CFG_INIT_RAM_ADDR CFG_IMMR
  127. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  128. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  129. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  130. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  131. /*-----------------------------------------------------------------------
  132. * Start addresses for the final memory configuration
  133. * (Set up by the startup code)
  134. * Please note that CFG_SDRAM_BASE _must_ start at 0
  135. */
  136. #define CFG_SDRAM_BASE 0x00000000
  137. #define CFG_FLASH_BASE 0x02000000
  138. #define CFG_NVRAM_BASE 0x03000000
  139. #if defined(CFG_ENV_IS_IN_FLASH)
  140. # if defined(DEBUG)
  141. # define CFG_MONITOR_LEN (320 << 10) /* Reserve 320 kB for Monitor */
  142. # else
  143. # define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  144. # endif
  145. #else
  146. # if defined(DEBUG)
  147. # define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  148. # else
  149. # define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  150. # endif
  151. #endif
  152. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  153. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  154. /*
  155. * For booting Linux, the board info and command line data
  156. * have to be in the first 8 MB of memory, since this is
  157. * the maximum mapped by the Linux kernel during initialization.
  158. */
  159. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  160. /*-----------------------------------------------------------------------
  161. * FLASH organization
  162. */
  163. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  164. #define CFG_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  165. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  166. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  167. #if defined(CFG_ENV_IS_IN_FLASH)
  168. # define CFG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
  169. # define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  170. #endif
  171. /*-----------------------------------------------------------------------
  172. * NVRAM organization
  173. */
  174. #define CFG_NVRAM_BASE_ADDR CFG_NVRAM_BASE /* Base address of NVRAM area */
  175. #define CFG_NVRAM_SIZE ((128*1024)-8) /* clock regs resident in the */
  176. /* 8 top NVRAM locations */
  177. #if defined(CFG_ENV_IS_IN_NVRAM)
  178. # define CFG_ENV_ADDR CFG_NVRAM_BASE /* Base address of NVRAM area */
  179. # define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  180. #endif
  181. /*-----------------------------------------------------------------------
  182. * Cache Configuration
  183. */
  184. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  185. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  186. # define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  187. #endif
  188. /*-----------------------------------------------------------------------
  189. * SYPCR - System Protection Control 11-9
  190. * SYPCR can only be written once after reset!
  191. *-----------------------------------------------------------------------
  192. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  193. */
  194. #if defined(CONFIG_WATCHDOG)
  195. # define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  196. SYPCR_SWE | SYPCR_SWRI | SYPCR_SWP)
  197. #else
  198. # define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  199. SYPCR_SWP)
  200. #endif
  201. /*-----------------------------------------------------------------------
  202. * SUMCR - SIU Module Configuration 11-6
  203. *-----------------------------------------------------------------------
  204. * PCMCIA config., multi-function pin tri-state
  205. */
  206. #define CFG_SIUMCR (SIUMCR_DBGC11)
  207. /*-----------------------------------------------------------------------
  208. * TBSCR - Time Base Status and Control 11-26
  209. *-----------------------------------------------------------------------
  210. * Clear Reference Interrupt Status, Timebase freezing enabled
  211. */
  212. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  213. /*-----------------------------------------------------------------------
  214. * RTCSC - Real-Time Clock Status and Control Register 11-27
  215. *-----------------------------------------------------------------------
  216. * Once-per-Second Interrupt, Alarm Interrupt, RTC freezing enabled, RTC
  217. * enabled
  218. */
  219. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  220. /*-----------------------------------------------------------------------
  221. * PISCR - Periodic Interrupt Status and Control 11-31
  222. *-----------------------------------------------------------------------
  223. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  224. */
  225. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  226. /*-----------------------------------------------------------------------
  227. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  228. *-----------------------------------------------------------------------
  229. * Reset PLL lock status sticky bit, timer expired status bit and timer
  230. * interrupt status bit - leave PLL multiplication factor unchanged !
  231. */
  232. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  233. /*-----------------------------------------------------------------------
  234. * SCCR - System Clock and reset Control Register 15-27
  235. *-----------------------------------------------------------------------
  236. * Set clock output, timebase and RTC source and divider,
  237. * power management and some other internal clocks
  238. */
  239. #define SCCR_MASK SCCR_EBDF11
  240. #define CFG_SCCR (SCCR_TBS | \
  241. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  242. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  243. SCCR_DFALCD00)
  244. /*-----------------------------------------------------------------------
  245. * Chip Selects + SDRAM timings + Memory Periodic Timer Prescaler
  246. *-----------------------------------------------------------------------
  247. *
  248. */
  249. #ifdef DEBUG
  250. # define CFG_DER 0xFFE7400F /* Debug Enable Register */
  251. #else
  252. # define CFG_DER 0
  253. #endif
  254. /*
  255. * Init Memory Controller:
  256. * ~~~~~~~~~~~~~~~~~~~~~~
  257. *
  258. * BR0 and OR0 (FLASH)
  259. */
  260. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  261. /* used to re-map FLASH both when starting from SRAM or FLASH:
  262. * restrict access enough to keep SRAM working (if any)
  263. * but not too much to meddle with FLASH accesses
  264. */
  265. #define CFG_PRELIM_OR_AM 0xFF000000 /* 16 MB between each CSx */
  266. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 0, SCY = 8, EHTR = 0 */
  267. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_BI | OR_SCY_8_CLK)
  268. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  269. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  270. /*
  271. * BR1 and OR1 (SDRAM)
  272. *
  273. */
  274. #define SDRAM_BASE1_PRELIM CFG_SDRAM_BASE /* SDRAM bank #0 */
  275. #define SDRAM_MAX_SIZE 0x02000000 /* 32 MB MAX for CS1 */
  276. /* SDRAM timing: */
  277. #define CFG_OR_TIMING_SDRAM 0x00000000
  278. #define CFG_OR1_PRELIM ((2 * CFG_PRELIM_OR_AM) | CFG_OR_TIMING_SDRAM )
  279. #define CFG_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  280. /*
  281. * BR2 and OR2 (NVRAM)
  282. *
  283. */
  284. #define NVRAM_BASE1_PRELIM CFG_NVRAM_BASE /* NVRAM bank #0 */
  285. #define NVRAM_MAX_SIZE 0x00020000 /* 128 KB MAX for CS2 */
  286. #define CFG_OR2_PRELIM 0xFFF80160
  287. #define CFG_BR2_PRELIM ((NVRAM_BASE1_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  288. /*
  289. * Memory Periodic Timer Prescaler
  290. */
  291. /* periodic timer for refresh */
  292. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  293. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  294. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  295. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  296. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  297. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  298. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  299. /*
  300. * MAMR settings for SDRAM
  301. */
  302. /* 8 column SDRAM */
  303. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  304. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  305. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  306. /* 9 column SDRAM */
  307. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  308. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  309. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  310. /*-----------------------------------------------------------------------
  311. * Internal Definitions
  312. *-----------------------------------------------------------------------
  313. *
  314. */
  315. /*
  316. * Boot Flags
  317. */
  318. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  319. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  320. #endif /* __CONFIG_H */