tsec.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520
  1. /*
  2. * tsec.h
  3. *
  4. * Driver for the Motorola Triple Speed Ethernet Controller
  5. *
  6. * This software may be used and distributed according to the
  7. * terms of the GNU Public License, Version 2, incorporated
  8. * herein by reference.
  9. *
  10. * Copyright 2004 Freescale Semiconductor.
  11. * (C) Copyright 2003, Motorola, Inc.
  12. * maintained by Xianghua Xiao (x.xiao@motorola.com)
  13. * author Andy Fleming
  14. *
  15. */
  16. #ifndef __TSEC_H
  17. #define __TSEC_H
  18. #include <net.h>
  19. #include <config.h>
  20. #ifndef CFG_TSEC1_OFFSET
  21. #define CFG_TSEC1_OFFSET (0x24000)
  22. #endif
  23. #define TSEC_SIZE 0x01000
  24. /* FIXME: Should these be pushed back to 83xx and 85xx config files? */
  25. #if defined(CONFIG_MPC85xx)
  26. #define TSEC_BASE_ADDR (CFG_IMMR + CFG_TSEC1_OFFSET)
  27. #elif defined(CONFIG_MPC83XX)
  28. #define TSEC_BASE_ADDR (CFG_IMMRBAR + CFG_TSEC1_OFFSET)
  29. #endif
  30. #define MAC_ADDR_LEN 6
  31. /* #define TSEC_TIMEOUT 1000000 */
  32. #define TSEC_TIMEOUT 1000
  33. #define TOUT_LOOP 1000000
  34. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* in ms */
  35. /* MAC register bits */
  36. #define MACCFG1_SOFT_RESET 0x80000000
  37. #define MACCFG1_RESET_RX_MC 0x00080000
  38. #define MACCFG1_RESET_TX_MC 0x00040000
  39. #define MACCFG1_RESET_RX_FUN 0x00020000
  40. #define MACCFG1_RESET_TX_FUN 0x00010000
  41. #define MACCFG1_LOOPBACK 0x00000100
  42. #define MACCFG1_RX_FLOW 0x00000020
  43. #define MACCFG1_TX_FLOW 0x00000010
  44. #define MACCFG1_SYNCD_RX_EN 0x00000008
  45. #define MACCFG1_RX_EN 0x00000004
  46. #define MACCFG1_SYNCD_TX_EN 0x00000002
  47. #define MACCFG1_TX_EN 0x00000001
  48. #define MACCFG2_INIT_SETTINGS 0x00007205
  49. #define MACCFG2_FULL_DUPLEX 0x00000001
  50. #define MACCFG2_IF 0x00000300
  51. #define MACCFG2_GMII 0x00000200
  52. #define MACCFG2_MII 0x00000100
  53. #define ECNTRL_INIT_SETTINGS 0x00001000
  54. #define ECNTRL_TBI_MODE 0x00000020
  55. #define ECNTRL_R100 0x00000008
  56. #define miim_end -2
  57. #define miim_read -1
  58. #define TBIPA_VALUE 0x1f
  59. #define MIIMCFG_INIT_VALUE 0x00000003
  60. #define MIIMCFG_RESET 0x80000000
  61. #define MIIMIND_BUSY 0x00000001
  62. #define MIIMIND_NOTVALID 0x00000004
  63. #define MIIM_CONTROL 0x00
  64. #define MIIM_CONTROL_RESET 0x00009140
  65. #define MIIM_CONTROL_INIT 0x00001140
  66. #define MIIM_CONTROL_RESTART 0x00001340
  67. #define MIIM_ANEN 0x00001000
  68. #define MIIM_CR 0x00
  69. #define MIIM_CR_RST 0x00008000
  70. #define MIIM_CR_INIT 0x00001000
  71. #define MIIM_STATUS 0x1
  72. #define MIIM_STATUS_AN_DONE 0x00000020
  73. #define MIIM_STATUS_LINK 0x0004
  74. #define PHY_BMSR_AUTN_ABLE 0x0008
  75. #define PHY_BMSR_AUTN_COMP 0x0020
  76. #define MIIM_PHYIR1 0x2
  77. #define MIIM_PHYIR2 0x3
  78. #define MIIM_ANAR 0x4
  79. #define MIIM_ANAR_INIT 0x1e1
  80. #define MIIM_TBI_ANLPBPA 0x5
  81. #define MIIM_TBI_ANLPBPA_HALF 0x00000040
  82. #define MIIM_TBI_ANLPBPA_FULL 0x00000020
  83. #define MIIM_TBI_ANEX 0x6
  84. #define MIIM_TBI_ANEX_NP 0x00000004
  85. #define MIIM_TBI_ANEX_PRX 0x00000002
  86. #define MIIM_GBIT_CONTROL 0x9
  87. #define MIIM_GBIT_CONTROL_INIT 0xe00
  88. /* Cicada Auxiliary Control/Status Register */
  89. #define MIIM_CIS8201_AUX_CONSTAT 0x1c
  90. #define MIIM_CIS8201_AUXCONSTAT_INIT 0x0004
  91. #define MIIM_CIS8201_AUXCONSTAT_DUPLEX 0x0020
  92. #define MIIM_CIS8201_AUXCONSTAT_SPEED 0x0018
  93. #define MIIM_CIS8201_AUXCONSTAT_GBIT 0x0010
  94. #define MIIM_CIS8201_AUXCONSTAT_100 0x0008
  95. /* Cicada Extended Control Register 1 */
  96. #define MIIM_CIS8201_EXT_CON1 0x17
  97. #define MIIM_CIS8201_EXTCON1_INIT 0x0000
  98. /* Cicada 8204 Extended PHY Control Register 1 */
  99. #define MIIM_CIS8204_EPHY_CON 0x17
  100. #define MIIM_CIS8204_EPHYCON_INIT 0x0006
  101. #define MIIM_CIS8204_EPHYCON_RGMII 0x1100
  102. /* Cicada 8204 Serial LED Control Register */
  103. #define MIIM_CIS8204_SLED_CON 0x1b
  104. #define MIIM_CIS8204_SLEDCON_INIT 0x1115
  105. #define MIIM_GBIT_CON 0x09
  106. #define MIIM_GBIT_CON_ADVERT 0x0e00
  107. /* 88E1011 PHY Status Register */
  108. #define MIIM_88E1011_PHY_STATUS 0x11
  109. #define MIIM_88E1011_PHYSTAT_SPEED 0xc000
  110. #define MIIM_88E1011_PHYSTAT_GBIT 0x8000
  111. #define MIIM_88E1011_PHYSTAT_100 0x4000
  112. #define MIIM_88E1011_PHYSTAT_DUPLEX 0x2000
  113. #define MIIM_88E1011_PHYSTAT_SPDDONE 0x0800
  114. #define MIIM_88E1011_PHYSTAT_LINK 0x0400
  115. /* DM9161 Control register values */
  116. #define MIIM_DM9161_CR_STOP 0x0400
  117. #define MIIM_DM9161_CR_RSTAN 0x1200
  118. #define MIIM_DM9161_SCR 0x10
  119. #define MIIM_DM9161_SCR_INIT 0x0610
  120. /* DM9161 Specified Configuration and Status Register */
  121. #define MIIM_DM9161_SCSR 0x11
  122. #define MIIM_DM9161_SCSR_100F 0x8000
  123. #define MIIM_DM9161_SCSR_100H 0x4000
  124. #define MIIM_DM9161_SCSR_10F 0x2000
  125. #define MIIM_DM9161_SCSR_10H 0x1000
  126. /* DM9161 10BT Configuration/Status */
  127. #define MIIM_DM9161_10BTCSR 0x12
  128. #define MIIM_DM9161_10BTCSR_INIT 0x7800
  129. /* LXT971 Status 2 registers */
  130. #define MIIM_LXT971_SR2 0x11 /* Status Register 2 */
  131. #define MIIM_LXT971_SR2_SPEED_MASK 0x4200
  132. #define MIIM_LXT971_SR2_10HDX 0x0000 /* 10 Mbit half duplex selected */
  133. #define MIIM_LXT971_SR2_10FDX 0x0200 /* 10 Mbit full duplex selected */
  134. #define MIIM_LXT971_SR2_100HDX 0x4000 /* 100 Mbit half duplex selected */
  135. #define MIIM_LXT971_SR2_100FDX 0x4200 /* 100 Mbit full duplex selected */
  136. /* DP83865 Control register values */
  137. #define MIIM_DP83865_CR_INIT 0x9200
  138. /* DP83865 Link and Auto-Neg Status Register */
  139. #define MIIM_DP83865_LANR 0x11
  140. #define MIIM_DP83865_SPD_MASK 0x0018
  141. #define MIIM_DP83865_SPD_1000 0x0010
  142. #define MIIM_DP83865_SPD_100 0x0008
  143. #define MIIM_DP83865_DPX_FULL 0x0002
  144. #define MIIM_READ_COMMAND 0x00000001
  145. #define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN
  146. #define MINFLR_INIT_SETTINGS 0x00000040
  147. #define DMACTRL_INIT_SETTINGS 0x000000c3
  148. #define DMACTRL_GRS 0x00000010
  149. #define DMACTRL_GTS 0x00000008
  150. #define TSTAT_CLEAR_THALT 0x80000000
  151. #define RSTAT_CLEAR_RHALT 0x00800000
  152. #define IEVENT_INIT_CLEAR 0xffffffff
  153. #define IEVENT_BABR 0x80000000
  154. #define IEVENT_RXC 0x40000000
  155. #define IEVENT_BSY 0x20000000
  156. #define IEVENT_EBERR 0x10000000
  157. #define IEVENT_MSRO 0x04000000
  158. #define IEVENT_GTSC 0x02000000
  159. #define IEVENT_BABT 0x01000000
  160. #define IEVENT_TXC 0x00800000
  161. #define IEVENT_TXE 0x00400000
  162. #define IEVENT_TXB 0x00200000
  163. #define IEVENT_TXF 0x00100000
  164. #define IEVENT_IE 0x00080000
  165. #define IEVENT_LC 0x00040000
  166. #define IEVENT_CRL 0x00020000
  167. #define IEVENT_XFUN 0x00010000
  168. #define IEVENT_RXB0 0x00008000
  169. #define IEVENT_GRSC 0x00000100
  170. #define IEVENT_RXF0 0x00000080
  171. #define IMASK_INIT_CLEAR 0x00000000
  172. #define IMASK_TXEEN 0x00400000
  173. #define IMASK_TXBEN 0x00200000
  174. #define IMASK_TXFEN 0x00100000
  175. #define IMASK_RXFEN0 0x00000080
  176. /* Default Attribute fields */
  177. #define ATTR_INIT_SETTINGS 0x000000c0
  178. #define ATTRELI_INIT_SETTINGS 0x00000000
  179. /* TxBD status field bits */
  180. #define TXBD_READY 0x8000
  181. #define TXBD_PADCRC 0x4000
  182. #define TXBD_WRAP 0x2000
  183. #define TXBD_INTERRUPT 0x1000
  184. #define TXBD_LAST 0x0800
  185. #define TXBD_CRC 0x0400
  186. #define TXBD_DEF 0x0200
  187. #define TXBD_HUGEFRAME 0x0080
  188. #define TXBD_LATECOLLISION 0x0080
  189. #define TXBD_RETRYLIMIT 0x0040
  190. #define TXBD_RETRYCOUNTMASK 0x003c
  191. #define TXBD_UNDERRUN 0x0002
  192. #define TXBD_STATS 0x03ff
  193. /* RxBD status field bits */
  194. #define RXBD_EMPTY 0x8000
  195. #define RXBD_RO1 0x4000
  196. #define RXBD_WRAP 0x2000
  197. #define RXBD_INTERRUPT 0x1000
  198. #define RXBD_LAST 0x0800
  199. #define RXBD_FIRST 0x0400
  200. #define RXBD_MISS 0x0100
  201. #define RXBD_BROADCAST 0x0080
  202. #define RXBD_MULTICAST 0x0040
  203. #define RXBD_LARGE 0x0020
  204. #define RXBD_NONOCTET 0x0010
  205. #define RXBD_SHORT 0x0008
  206. #define RXBD_CRCERR 0x0004
  207. #define RXBD_OVERRUN 0x0002
  208. #define RXBD_TRUNCATED 0x0001
  209. #define RXBD_STATS 0x003f
  210. typedef struct txbd8
  211. {
  212. ushort status; /* Status Fields */
  213. ushort length; /* Buffer length */
  214. uint bufPtr; /* Buffer Pointer */
  215. } txbd8_t;
  216. typedef struct rxbd8
  217. {
  218. ushort status; /* Status Fields */
  219. ushort length; /* Buffer Length */
  220. uint bufPtr; /* Buffer Pointer */
  221. } rxbd8_t;
  222. typedef struct rmon_mib
  223. {
  224. /* Transmit and Receive Counters */
  225. uint tr64; /* Transmit and Receive 64-byte Frame Counter */
  226. uint tr127; /* Transmit and Receive 65-127 byte Frame Counter */
  227. uint tr255; /* Transmit and Receive 128-255 byte Frame Counter */
  228. uint tr511; /* Transmit and Receive 256-511 byte Frame Counter */
  229. uint tr1k; /* Transmit and Receive 512-1023 byte Frame Counter */
  230. uint trmax; /* Transmit and Receive 1024-1518 byte Frame Counter */
  231. uint trmgv; /* Transmit and Receive 1519-1522 byte Good VLAN Frame */
  232. /* Receive Counters */
  233. uint rbyt; /* Receive Byte Counter */
  234. uint rpkt; /* Receive Packet Counter */
  235. uint rfcs; /* Receive FCS Error Counter */
  236. uint rmca; /* Receive Multicast Packet (Counter) */
  237. uint rbca; /* Receive Broadcast Packet */
  238. uint rxcf; /* Receive Control Frame Packet */
  239. uint rxpf; /* Receive Pause Frame Packet */
  240. uint rxuo; /* Receive Unknown OP Code */
  241. uint raln; /* Receive Alignment Error */
  242. uint rflr; /* Receive Frame Length Error */
  243. uint rcde; /* Receive Code Error */
  244. uint rcse; /* Receive Carrier Sense Error */
  245. uint rund; /* Receive Undersize Packet */
  246. uint rovr; /* Receive Oversize Packet */
  247. uint rfrg; /* Receive Fragments */
  248. uint rjbr; /* Receive Jabber */
  249. uint rdrp; /* Receive Drop */
  250. /* Transmit Counters */
  251. uint tbyt; /* Transmit Byte Counter */
  252. uint tpkt; /* Transmit Packet */
  253. uint tmca; /* Transmit Multicast Packet */
  254. uint tbca; /* Transmit Broadcast Packet */
  255. uint txpf; /* Transmit Pause Control Frame */
  256. uint tdfr; /* Transmit Deferral Packet */
  257. uint tedf; /* Transmit Excessive Deferral Packet */
  258. uint tscl; /* Transmit Single Collision Packet */
  259. /* (0x2_n700) */
  260. uint tmcl; /* Transmit Multiple Collision Packet */
  261. uint tlcl; /* Transmit Late Collision Packet */
  262. uint txcl; /* Transmit Excessive Collision Packet */
  263. uint tncl; /* Transmit Total Collision */
  264. uint res2;
  265. uint tdrp; /* Transmit Drop Frame */
  266. uint tjbr; /* Transmit Jabber Frame */
  267. uint tfcs; /* Transmit FCS Error */
  268. uint txcf; /* Transmit Control Frame */
  269. uint tovr; /* Transmit Oversize Frame */
  270. uint tund; /* Transmit Undersize Frame */
  271. uint tfrg; /* Transmit Fragments Frame */
  272. /* General Registers */
  273. uint car1; /* Carry Register One */
  274. uint car2; /* Carry Register Two */
  275. uint cam1; /* Carry Register One Mask */
  276. uint cam2; /* Carry Register Two Mask */
  277. } rmon_mib_t;
  278. typedef struct tsec_hash_regs
  279. {
  280. uint iaddr0; /* Individual Address Register 0 */
  281. uint iaddr1; /* Individual Address Register 1 */
  282. uint iaddr2; /* Individual Address Register 2 */
  283. uint iaddr3; /* Individual Address Register 3 */
  284. uint iaddr4; /* Individual Address Register 4 */
  285. uint iaddr5; /* Individual Address Register 5 */
  286. uint iaddr6; /* Individual Address Register 6 */
  287. uint iaddr7; /* Individual Address Register 7 */
  288. uint res1[24];
  289. uint gaddr0; /* Group Address Register 0 */
  290. uint gaddr1; /* Group Address Register 1 */
  291. uint gaddr2; /* Group Address Register 2 */
  292. uint gaddr3; /* Group Address Register 3 */
  293. uint gaddr4; /* Group Address Register 4 */
  294. uint gaddr5; /* Group Address Register 5 */
  295. uint gaddr6; /* Group Address Register 6 */
  296. uint gaddr7; /* Group Address Register 7 */
  297. uint res2[24];
  298. } tsec_hash_t;
  299. typedef struct tsec
  300. {
  301. /* General Control and Status Registers (0x2_n000) */
  302. uint res000[4];
  303. uint ievent; /* Interrupt Event */
  304. uint imask; /* Interrupt Mask */
  305. uint edis; /* Error Disabled */
  306. uint res01c;
  307. uint ecntrl; /* Ethernet Control */
  308. uint minflr; /* Minimum Frame Length */
  309. uint ptv; /* Pause Time Value */
  310. uint dmactrl; /* DMA Control */
  311. uint tbipa; /* TBI PHY Address */
  312. uint res034[3];
  313. uint res040[48];
  314. /* Transmit Control and Status Registers (0x2_n100) */
  315. uint tctrl; /* Transmit Control */
  316. uint tstat; /* Transmit Status */
  317. uint res108;
  318. uint tbdlen; /* Tx BD Data Length */
  319. uint res110[5];
  320. uint ctbptr; /* Current TxBD Pointer */
  321. uint res128[23];
  322. uint tbptr; /* TxBD Pointer */
  323. uint res188[30];
  324. /* (0x2_n200) */
  325. uint res200;
  326. uint tbase; /* TxBD Base Address */
  327. uint res208[42];
  328. uint ostbd; /* Out of Sequence TxBD */
  329. uint ostbdp; /* Out of Sequence Tx Data Buffer Pointer */
  330. uint res2b8[18];
  331. /* Receive Control and Status Registers (0x2_n300) */
  332. uint rctrl; /* Receive Control */
  333. uint rstat; /* Receive Status */
  334. uint res308;
  335. uint rbdlen; /* RxBD Data Length */
  336. uint res310[4];
  337. uint res320;
  338. uint crbptr; /* Current Receive Buffer Pointer */
  339. uint res328[6];
  340. uint mrblr; /* Maximum Receive Buffer Length */
  341. uint res344[16];
  342. uint rbptr; /* RxBD Pointer */
  343. uint res388[30];
  344. /* (0x2_n400) */
  345. uint res400;
  346. uint rbase; /* RxBD Base Address */
  347. uint res408[62];
  348. /* MAC Registers (0x2_n500) */
  349. uint maccfg1; /* MAC Configuration #1 */
  350. uint maccfg2; /* MAC Configuration #2 */
  351. uint ipgifg; /* Inter Packet Gap/Inter Frame Gap */
  352. uint hafdup; /* Half-duplex */
  353. uint maxfrm; /* Maximum Frame */
  354. uint res514;
  355. uint res518;
  356. uint res51c;
  357. uint miimcfg; /* MII Management: Configuration */
  358. uint miimcom; /* MII Management: Command */
  359. uint miimadd; /* MII Management: Address */
  360. uint miimcon; /* MII Management: Control */
  361. uint miimstat; /* MII Management: Status */
  362. uint miimind; /* MII Management: Indicators */
  363. uint res538;
  364. uint ifstat; /* Interface Status */
  365. uint macstnaddr1; /* Station Address, part 1 */
  366. uint macstnaddr2; /* Station Address, part 2 */
  367. uint res548[46];
  368. /* (0x2_n600) */
  369. uint res600[32];
  370. /* RMON MIB Registers (0x2_n680-0x2_n73c) */
  371. rmon_mib_t rmon;
  372. uint res740[48];
  373. /* Hash Function Registers (0x2_n800) */
  374. tsec_hash_t hash;
  375. uint res900[128];
  376. /* Pattern Registers (0x2_nb00) */
  377. uint resb00[62];
  378. uint attr; /* Default Attribute Register */
  379. uint attreli; /* Default Attribute Extract Length and Index */
  380. /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */
  381. uint resc00[256];
  382. } tsec_t;
  383. #define TSEC_GIGABIT (1)
  384. /* This flag currently only has
  385. * meaning if we're using the eTSEC */
  386. #define TSEC_REDUCED (1 << 1)
  387. struct tsec_private {
  388. volatile tsec_t *regs;
  389. volatile tsec_t *phyregs;
  390. struct phy_info *phyinfo;
  391. uint phyaddr;
  392. u32 flags;
  393. uint link;
  394. uint duplexity;
  395. uint speed;
  396. };
  397. /*
  398. * struct phy_cmd: A command for reading or writing a PHY register
  399. *
  400. * mii_reg: The register to read or write
  401. *
  402. * mii_data: For writes, the value to put in the register.
  403. * A value of -1 indicates this is a read.
  404. *
  405. * funct: A function pointer which is invoked for each command.
  406. * For reads, this function will be passed the value read
  407. * from the PHY, and process it.
  408. * For writes, the result of this function will be written
  409. * to the PHY register
  410. */
  411. struct phy_cmd {
  412. uint mii_reg;
  413. uint mii_data;
  414. uint (*funct) (uint mii_reg, struct tsec_private* priv);
  415. };
  416. /* struct phy_info: a structure which defines attributes for a PHY
  417. *
  418. * id will contain a number which represents the PHY. During
  419. * startup, the driver will poll the PHY to find out what its
  420. * UID--as defined by registers 2 and 3--is. The 32-bit result
  421. * gotten from the PHY will be shifted right by "shift" bits to
  422. * discard any bits which may change based on revision numbers
  423. * unimportant to functionality
  424. *
  425. * The struct phy_cmd entries represent pointers to an arrays of
  426. * commands which tell the driver what to do to the PHY.
  427. */
  428. struct phy_info {
  429. uint id;
  430. char *name;
  431. uint shift;
  432. /* Called to configure the PHY, and modify the controller
  433. * based on the results */
  434. struct phy_cmd *config;
  435. /* Called when starting up the controller */
  436. struct phy_cmd *startup;
  437. /* Called when bringing down the controller */
  438. struct phy_cmd *shutdown;
  439. };
  440. #endif /* __TSEC_H */