pci_auto.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. /*
  2. * arch/ppc/kernel/pci_auto.c
  3. *
  4. * PCI autoconfiguration library
  5. *
  6. * Author: Matt Porter <mporter@mvista.com>
  7. *
  8. * Copyright 2000 MontaVista Software Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <common.h>
  16. #ifdef CONFIG_PCI
  17. #include <pci.h>
  18. #undef DEBUG
  19. #ifdef DEBUG
  20. #define DEBUGF(x...) printf(x)
  21. #else
  22. #define DEBUGF(x...)
  23. #endif /* DEBUG */
  24. #define PCIAUTO_IDE_MODE_MASK 0x05
  25. /*
  26. *
  27. */
  28. void pciauto_region_init(struct pci_region* res)
  29. {
  30. res->bus_lower = res->bus_start;
  31. }
  32. void pciauto_region_align(struct pci_region *res, unsigned long size)
  33. {
  34. res->bus_lower = ((res->bus_lower - 1) | (size - 1)) + 1;
  35. }
  36. int pciauto_region_allocate(struct pci_region* res, unsigned int size, unsigned int *bar)
  37. {
  38. unsigned long addr;
  39. if (!res) {
  40. DEBUGF("No resource");
  41. goto error;
  42. }
  43. addr = ((res->bus_lower - 1) | (size - 1)) + 1;
  44. if (addr - res->bus_start + size > res->size) {
  45. DEBUGF("No room in resource");
  46. goto error;
  47. }
  48. res->bus_lower = addr + size;
  49. DEBUGF("address=0x%lx", addr);
  50. *bar = addr;
  51. return 0;
  52. error:
  53. *bar = 0xffffffff;
  54. return -1;
  55. }
  56. /*
  57. *
  58. */
  59. void pciauto_setup_device(struct pci_controller *hose,
  60. pci_dev_t dev, int bars_num,
  61. struct pci_region *mem,
  62. struct pci_region *prefetch,
  63. struct pci_region *io)
  64. {
  65. unsigned int bar_value, bar_response, bar_size;
  66. unsigned int cmdstat = 0;
  67. struct pci_region *bar_res;
  68. int bar, bar_nr = 0;
  69. int found_mem64 = 0;
  70. pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &cmdstat);
  71. cmdstat = (cmdstat & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | PCI_COMMAND_MASTER;
  72. for (bar = PCI_BASE_ADDRESS_0; bar <= PCI_BASE_ADDRESS_0 + (bars_num*4); bar += 4) {
  73. /* Tickle the BAR and get the response */
  74. pci_hose_write_config_dword(hose, dev, bar, 0xffffffff);
  75. pci_hose_read_config_dword(hose, dev, bar, &bar_response);
  76. /* If BAR is not implemented go to the next BAR */
  77. if (!bar_response)
  78. continue;
  79. found_mem64 = 0;
  80. /* Check the BAR type and set our address mask */
  81. if (bar_response & PCI_BASE_ADDRESS_SPACE) {
  82. bar_size = ~(bar_response & PCI_BASE_ADDRESS_IO_MASK) + 1;
  83. bar_res = io;
  84. DEBUGF("PCI Autoconfig: BAR %d, I/O, size=0x%x, ", bar_nr, bar_size);
  85. } else {
  86. if ( (bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
  87. PCI_BASE_ADDRESS_MEM_TYPE_64)
  88. found_mem64 = 1;
  89. bar_size = ~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1;
  90. if (prefetch && (bar_response & PCI_BASE_ADDRESS_MEM_PREFETCH))
  91. bar_res = prefetch;
  92. else
  93. bar_res = mem;
  94. DEBUGF("PCI Autoconfig: BAR %d, Mem, size=0x%x, ", bar_nr, bar_size);
  95. }
  96. if (pciauto_region_allocate(bar_res, bar_size, &bar_value) == 0) {
  97. /* Write it out and update our limit */
  98. pci_hose_write_config_dword(hose, dev, bar, bar_value);
  99. /*
  100. * If we are a 64-bit decoder then increment to the
  101. * upper 32 bits of the bar and force it to locate
  102. * in the lower 4GB of memory.
  103. */
  104. if (found_mem64) {
  105. bar += 4;
  106. pci_hose_write_config_dword(hose, dev, bar, 0x00000000);
  107. }
  108. cmdstat |= (bar_response & PCI_BASE_ADDRESS_SPACE) ?
  109. PCI_COMMAND_IO : PCI_COMMAND_MEMORY;
  110. }
  111. DEBUGF("\n");
  112. bar_nr++;
  113. }
  114. pci_hose_write_config_dword(hose, dev, PCI_COMMAND, cmdstat);
  115. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  116. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  117. }
  118. static void pciauto_prescan_setup_bridge(struct pci_controller *hose,
  119. pci_dev_t dev, int sub_bus)
  120. {
  121. struct pci_region *pci_mem = hose->pci_mem;
  122. struct pci_region *pci_prefetch = hose->pci_prefetch;
  123. struct pci_region *pci_io = hose->pci_io;
  124. unsigned int cmdstat;
  125. pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &cmdstat);
  126. /* Configure bus number registers */
  127. pci_hose_write_config_byte(hose, dev, PCI_PRIMARY_BUS, PCI_BUS(dev));
  128. pci_hose_write_config_byte(hose, dev, PCI_SECONDARY_BUS, sub_bus);
  129. pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, 0xff);
  130. if (pci_mem) {
  131. /* Round memory allocator to 1MB boundary */
  132. pciauto_region_align(pci_mem, 0x100000);
  133. /* Set up memory and I/O filter limits, assume 32-bit I/O space */
  134. pci_hose_write_config_word(hose, dev, PCI_MEMORY_BASE,
  135. (pci_mem->bus_lower & 0xfff00000) >> 16);
  136. cmdstat |= PCI_COMMAND_MEMORY;
  137. }
  138. if (pci_prefetch) {
  139. /* Round memory allocator to 1MB boundary */
  140. pciauto_region_align(pci_prefetch, 0x100000);
  141. /* Set up memory and I/O filter limits, assume 32-bit I/O space */
  142. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE,
  143. (pci_prefetch->bus_lower & 0xfff00000) >> 16);
  144. cmdstat |= PCI_COMMAND_MEMORY;
  145. } else {
  146. /* We don't support prefetchable memory for now, so disable */
  147. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE, 0x1000);
  148. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT, 0x1000);
  149. }
  150. if (pci_io) {
  151. /* Round I/O allocator to 4KB boundary */
  152. pciauto_region_align(pci_io, 0x1000);
  153. pci_hose_write_config_byte(hose, dev, PCI_IO_BASE,
  154. (pci_io->bus_lower & 0x0000f000) >> 8);
  155. pci_hose_write_config_word(hose, dev, PCI_IO_BASE_UPPER16,
  156. (pci_io->bus_lower & 0xffff0000) >> 16);
  157. cmdstat |= PCI_COMMAND_IO;
  158. }
  159. /* Enable memory and I/O accesses, enable bus master */
  160. pci_hose_write_config_dword(hose, dev, PCI_COMMAND, cmdstat | PCI_COMMAND_MASTER);
  161. }
  162. static void pciauto_postscan_setup_bridge(struct pci_controller *hose,
  163. pci_dev_t dev, int sub_bus)
  164. {
  165. struct pci_region *pci_mem = hose->pci_mem;
  166. struct pci_region *pci_prefetch = hose->pci_prefetch;
  167. struct pci_region *pci_io = hose->pci_io;
  168. /* Configure bus number registers */
  169. pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, sub_bus);
  170. if (pci_mem) {
  171. /* Round memory allocator to 1MB boundary */
  172. pciauto_region_align(pci_mem, 0x100000);
  173. pci_hose_write_config_word(hose, dev, PCI_MEMORY_LIMIT,
  174. (pci_mem->bus_lower-1) >> 16);
  175. }
  176. if (pci_prefetch) {
  177. /* Round memory allocator to 1MB boundary */
  178. pciauto_region_align(pci_prefetch, 0x100000);
  179. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT,
  180. (pci_prefetch->bus_lower-1) >> 16);
  181. }
  182. if (pci_io) {
  183. /* Round I/O allocator to 4KB boundary */
  184. pciauto_region_align(pci_io, 0x1000);
  185. pci_hose_write_config_byte(hose, dev, PCI_IO_LIMIT,
  186. ((pci_io->bus_lower-1) & 0x0000f000) >> 8);
  187. pci_hose_write_config_word(hose, dev, PCI_IO_LIMIT_UPPER16,
  188. ((pci_io->bus_lower-1) & 0xffff0000) >> 16);
  189. }
  190. }
  191. /*
  192. *
  193. */
  194. void pciauto_config_init(struct pci_controller *hose)
  195. {
  196. int i;
  197. hose->pci_io = hose->pci_mem = NULL;
  198. for (i=0; i<hose->region_count; i++) {
  199. switch(hose->regions[i].flags) {
  200. case PCI_REGION_IO:
  201. if (!hose->pci_io ||
  202. hose->pci_io->size < hose->regions[i].size)
  203. hose->pci_io = hose->regions + i;
  204. break;
  205. case PCI_REGION_MEM:
  206. if (!hose->pci_mem ||
  207. hose->pci_mem->size < hose->regions[i].size)
  208. hose->pci_mem = hose->regions + i;
  209. break;
  210. case (PCI_REGION_MEM | PCI_REGION_PREFETCH):
  211. if (!hose->pci_prefetch ||
  212. hose->pci_prefetch->size < hose->regions[i].size)
  213. hose->pci_prefetch = hose->regions + i;
  214. break;
  215. }
  216. }
  217. if (hose->pci_mem) {
  218. pciauto_region_init(hose->pci_mem);
  219. DEBUGF("PCI Autoconfig: Memory region: [%lx-%lx]\n",
  220. hose->pci_mem->bus_start,
  221. hose->pci_mem->bus_start + hose->pci_mem->size - 1);
  222. }
  223. if (hose->pci_prefetch) {
  224. pciauto_region_init(hose->pci_prefetch);
  225. DEBUGF("PCI Autoconfig: Prefetchable Memory region: [%lx-%lx]\n",
  226. hose->pci_prefetch->bus_start,
  227. hose->pci_prefetch->bus_start + hose->pci_prefetch->size - 1);
  228. }
  229. if (hose->pci_io) {
  230. pciauto_region_init(hose->pci_io);
  231. DEBUGF("PCI Autoconfig: I/O region: [%lx-%lx]\n",
  232. hose->pci_io->bus_start,
  233. hose->pci_io->bus_start + hose->pci_io->size - 1);
  234. }
  235. }
  236. /* HJF: Changed this to return int. I think this is required
  237. * to get the correct result when scanning bridges
  238. */
  239. int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev)
  240. {
  241. unsigned int sub_bus = PCI_BUS(dev);
  242. unsigned short class;
  243. unsigned char prg_iface;
  244. int n;
  245. pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
  246. switch(class) {
  247. case PCI_CLASS_BRIDGE_PCI:
  248. hose->current_busno++;
  249. pciauto_setup_device(hose, dev, 2, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  250. DEBUGF("PCI Autoconfig: Found P2P bridge, device %d\n", PCI_DEV(dev));
  251. /* Passing in current_busno allows for sibling P2P bridges */
  252. pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
  253. /*
  254. * need to figure out if this is a subordinate bridge on the bus
  255. * to be able to properly set the pri/sec/sub bridge registers.
  256. */
  257. n = pci_hose_scan_bus(hose, hose->current_busno);
  258. /* figure out the deepest we've gone for this leg */
  259. sub_bus = max(n, sub_bus);
  260. pciauto_postscan_setup_bridge(hose, dev, sub_bus);
  261. sub_bus = hose->current_busno;
  262. break;
  263. case PCI_CLASS_STORAGE_IDE:
  264. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prg_iface);
  265. if (!(prg_iface & PCIAUTO_IDE_MODE_MASK)) {
  266. DEBUGF("PCI Autoconfig: Skipping legacy mode IDE controller\n");
  267. return sub_bus;
  268. }
  269. pciauto_setup_device(hose, dev, 6, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  270. break;
  271. case PCI_CLASS_BRIDGE_CARDBUS:
  272. /* just do a minimal setup of the bridge, let the OS take care of the rest */
  273. pciauto_setup_device(hose, dev, 0, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  274. DEBUGF("PCI Autoconfig: Found P2CardBus bridge, device %d\n", PCI_DEV(dev));
  275. hose->current_busno++;
  276. break;
  277. #ifdef CONFIG_MPC5200
  278. case PCI_CLASS_BRIDGE_OTHER:
  279. DEBUGF("PCI Autoconfig: Skipping bridge device %d\n",
  280. PCI_DEV(dev));
  281. break;
  282. #endif
  283. #ifdef CONFIG_MPC834X
  284. case PCI_CLASS_BRIDGE_OTHER:
  285. /*
  286. * The host/PCI bridge 1 seems broken in 8349 - it presents
  287. * itself as 'PCI_CLASS_BRIDGE_OTHER' and appears as an _agent_
  288. * device claiming resources io/mem/irq.. we only allow for
  289. * the PIMMR window to be allocated (BAR0 - 1MB size)
  290. */
  291. DEBUGF("PCI Autoconfig: Broken bridge found, only minimal config\n");
  292. pciauto_setup_device(hose, dev, 0, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  293. break;
  294. #endif
  295. default:
  296. pciauto_setup_device(hose, dev, 6, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  297. break;
  298. }
  299. return sub_bus;
  300. }
  301. #endif /* CONFIG_PCI */