MPC8540ADS.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * mpc8540ads board configuration file
  26. *
  27. * Please refer to doc/README.mpc85xx for more info.
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_MPC8540 1 /* MPC8540 specific */
  39. #define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */
  40. #define CONFIG_PCI
  41. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  42. #define CONFIG_ENV_OVERWRITE
  43. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  44. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  45. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  46. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  47. /*
  48. * sysclk for MPC85xx
  49. *
  50. * Two valid values are:
  51. * 33000000
  52. * 66000000
  53. *
  54. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  55. * is likely the desired value here, so that is now the default.
  56. * The board, however, can run at 66MHz. In any event, this value
  57. * must match the settings of some switches. Details can be found
  58. * in the README.mpc85xxads.
  59. */
  60. #ifndef CONFIG_SYS_CLK_FREQ
  61. #define CONFIG_SYS_CLK_FREQ 33000000
  62. #endif
  63. /*
  64. * These can be toggled for performance analysis, otherwise use default.
  65. */
  66. #define CONFIG_L2_CACHE /* toggle L2 cache */
  67. #define CONFIG_BTB /* toggle branch predition */
  68. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  69. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  70. #undef CFG_DRAM_TEST /* memory test, takes time */
  71. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  72. #define CFG_MEMTEST_END 0x00400000
  73. /*
  74. * Base addresses -- Note these are effective addresses where the
  75. * actual resources get mapped (not physical addresses)
  76. */
  77. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  78. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  79. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  80. /*
  81. * DDR Setup
  82. */
  83. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  84. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  85. #if defined(CONFIG_SPD_EEPROM)
  86. /*
  87. * Determine DDR configuration from I2C interface.
  88. */
  89. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  90. #else
  91. /*
  92. * Manually set up DDR parameters
  93. */
  94. #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */
  95. #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
  96. #define CFG_DDR_CS0_CONFIG 0x80000002
  97. #define CFG_DDR_TIMING_1 0x37344321
  98. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  99. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  100. #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  101. #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
  102. #endif
  103. /*
  104. * SDRAM on the Local Bus
  105. */
  106. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  107. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  108. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  109. #define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
  110. #define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
  111. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  112. #define CFG_MAX_FLASH_SECT 64 /* sectors per device */
  113. #undef CFG_FLASH_CHECKSUM
  114. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  115. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  116. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  117. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  118. #define CFG_RAMBOOT
  119. #else
  120. #undef CFG_RAMBOOT
  121. #endif
  122. #define CFG_FLASH_CFI_DRIVER
  123. #define CFG_FLASH_CFI
  124. #define CFG_FLASH_EMPTY_INFO
  125. #undef CONFIG_CLOCKS_IN_MHZ
  126. /*
  127. * Local Bus Definitions
  128. */
  129. /*
  130. * Base Register 2 and Option Register 2 configure SDRAM.
  131. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  132. *
  133. * For BR2, need:
  134. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  135. * port-size = 32-bits = BR2[19:20] = 11
  136. * no parity checking = BR2[21:22] = 00
  137. * SDRAM for MSEL = BR2[24:26] = 011
  138. * Valid = BR[31] = 1
  139. *
  140. * 0 4 8 12 16 20 24 28
  141. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  142. *
  143. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  144. * FIXME: the top 17 bits of BR2.
  145. */
  146. #define CFG_BR2_PRELIM 0xf0001861
  147. /*
  148. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  149. *
  150. * For OR2, need:
  151. * 64MB mask for AM, OR2[0:7] = 1111 1100
  152. * XAM, OR2[17:18] = 11
  153. * 9 columns OR2[19-21] = 010
  154. * 13 rows OR2[23-25] = 100
  155. * EAD set for extra time OR[31] = 1
  156. *
  157. * 0 4 8 12 16 20 24 28
  158. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  159. */
  160. #define CFG_OR2_PRELIM 0xfc006901
  161. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  162. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  163. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  164. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  165. /*
  166. * LSDMR masks
  167. */
  168. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  169. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  170. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  171. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  172. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  173. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  174. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  175. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  176. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  177. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  178. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  179. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  180. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  181. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  182. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  183. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  184. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  185. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  186. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  187. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  188. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  189. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  190. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  191. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
  192. | CFG_LBC_LSDMR_RFCR5 \
  193. | CFG_LBC_LSDMR_PRETOACT3 \
  194. | CFG_LBC_LSDMR_ACTTORW3 \
  195. | CFG_LBC_LSDMR_BL8 \
  196. | CFG_LBC_LSDMR_WRC2 \
  197. | CFG_LBC_LSDMR_CL3 \
  198. | CFG_LBC_LSDMR_RFEN \
  199. )
  200. /*
  201. * SDRAM Controller configuration sequence.
  202. */
  203. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  204. | CFG_LBC_LSDMR_OP_PCHALL)
  205. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  206. | CFG_LBC_LSDMR_OP_ARFRSH)
  207. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  208. | CFG_LBC_LSDMR_OP_ARFRSH)
  209. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  210. | CFG_LBC_LSDMR_OP_MRW)
  211. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  212. | CFG_LBC_LSDMR_OP_NORMAL)
  213. /*
  214. * 32KB, 8-bit wide for ADS config reg
  215. */
  216. #define CFG_BR4_PRELIM 0xf8000801
  217. #define CFG_OR4_PRELIM 0xffffe1f1
  218. #define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000)
  219. #define CONFIG_L1_INIT_RAM
  220. #define CFG_INIT_RAM_LOCK 1
  221. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  222. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  223. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  224. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  225. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  226. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 256 kB for Mon */
  227. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  228. /* Serial Port */
  229. #define CONFIG_CONS_INDEX 1
  230. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  231. #define CFG_NS16550
  232. #define CFG_NS16550_SERIAL
  233. #define CFG_NS16550_REG_SIZE 1
  234. #define CFG_NS16550_CLK get_bus_freq(0)
  235. #define CFG_BAUDRATE_TABLE \
  236. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  237. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  238. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  239. /* Use the HUSH parser */
  240. #define CFG_HUSH_PARSER
  241. #ifdef CFG_HUSH_PARSER
  242. #define CFG_PROMPT_HUSH_PS2 "> "
  243. #endif
  244. /* I2C */
  245. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  246. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  247. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  248. #define CFG_I2C_SLAVE 0x7F
  249. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  250. /* RapidIO MMU */
  251. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  252. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  253. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  254. /*
  255. * General PCI
  256. * Addresses are mapped 1-1.
  257. */
  258. #define CFG_PCI1_MEM_BASE 0x80000000
  259. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  260. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  261. #define CFG_PCI1_IO_BASE 0xe2000000
  262. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  263. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  264. #if defined(CONFIG_PCI)
  265. #define CONFIG_NET_MULTI
  266. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  267. #undef CONFIG_EEPRO100
  268. #undef CONFIG_TULIP
  269. #if !defined(CONFIG_PCI_PNP)
  270. #define PCI_ENET0_IOADDR 0xe0000000
  271. #define PCI_ENET0_MEMADDR 0xe0000000
  272. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  273. #endif
  274. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  275. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  276. #endif /* CONFIG_PCI */
  277. #if defined(CONFIG_TSEC_ENET)
  278. #ifndef CONFIG_NET_MULTI
  279. #define CONFIG_NET_MULTI 1
  280. #endif
  281. #define CONFIG_MII 1 /* MII PHY management */
  282. #define CONFIG_MPC85XX_TSEC1 1
  283. #define CONFIG_MPC85XX_TSEC2 1
  284. #define TSEC1_PHY_ADDR 0
  285. #define TSEC2_PHY_ADDR 1
  286. #define TSEC1_PHYIDX 0
  287. #define TSEC2_PHYIDX 0
  288. #define CONFIG_MPC85XX_FEC 1
  289. #define FEC_PHY_ADDR 3
  290. #define FEC_PHYIDX 0
  291. #define CONFIG_ETHPRIME "MOTO ENET0"
  292. #endif /* CONFIG_TSEC_ENET */
  293. /*
  294. * Environment
  295. */
  296. #ifndef CFG_RAMBOOT
  297. #define CFG_ENV_IS_IN_FLASH 1
  298. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  299. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  300. #define CFG_ENV_SIZE 0x2000
  301. #else
  302. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  303. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  304. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  305. #define CFG_ENV_SIZE 0x2000
  306. #endif
  307. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  308. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  309. #if defined(CFG_RAMBOOT)
  310. #if defined(CONFIG_PCI)
  311. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  312. | CFG_CMD_PING \
  313. | CFG_CMD_PCI \
  314. | CFG_CMD_I2C) \
  315. & \
  316. ~(CFG_CMD_ENV \
  317. | CFG_CMD_LOADS))
  318. #else
  319. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  320. | CFG_CMD_PING \
  321. | CFG_CMD_I2C) \
  322. & \
  323. ~(CFG_CMD_ENV \
  324. | CFG_CMD_LOADS))
  325. #endif
  326. #else
  327. #if defined(CONFIG_PCI)
  328. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  329. | CFG_CMD_PCI \
  330. | CFG_CMD_PING \
  331. | CFG_CMD_I2C)
  332. #else
  333. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  334. | CFG_CMD_PING \
  335. | CFG_CMD_I2C)
  336. #endif
  337. #endif
  338. #include <cmd_confdefs.h>
  339. #undef CONFIG_WATCHDOG /* watchdog disabled */
  340. /*
  341. * Miscellaneous configurable options
  342. */
  343. #define CFG_LONGHELP /* undef to save memory */
  344. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  345. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  346. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  347. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  348. #else
  349. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  350. #endif
  351. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  352. #define CFG_MAXARGS 16 /* max number of command args */
  353. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  354. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  355. /*
  356. * For booting Linux, the board info and command line data
  357. * have to be in the first 8 MB of memory, since this is
  358. * the maximum mapped by the Linux kernel during initialization.
  359. */
  360. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  361. /* Cache Configuration */
  362. #define CFG_DCACHE_SIZE 32768
  363. #define CFG_CACHELINE_SIZE 32
  364. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  365. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  366. #endif
  367. /*
  368. * Internal Definitions
  369. *
  370. * Boot Flags
  371. */
  372. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  373. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  374. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  375. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  376. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  377. #endif
  378. /*
  379. * Environment Configuration
  380. */
  381. /* The mac addresses for all ethernet interface */
  382. #if defined(CONFIG_TSEC_ENET)
  383. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  384. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  385. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  386. #endif
  387. #define CONFIG_IPADDR 192.168.1.253
  388. #define CONFIG_HOSTNAME unknown
  389. #define CONFIG_ROOTPATH /nfsroot
  390. #define CONFIG_BOOTFILE your.uImage
  391. #define CONFIG_SERVERIP 192.168.1.1
  392. #define CONFIG_GATEWAYIP 192.168.1.1
  393. #define CONFIG_NETMASK 255.255.255.0
  394. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  395. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  396. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  397. #define CONFIG_BAUDRATE 115200
  398. #define CONFIG_EXTRA_ENV_SETTINGS \
  399. "netdev=eth0\0" \
  400. "consoledev=ttyS0\0" \
  401. "ramdiskaddr=400000\0" \
  402. "ramdiskfile=your.ramdisk.u-boot\0"
  403. #define CONFIG_NFSBOOTCOMMAND \
  404. "setenv bootargs root=/dev/nfs rw " \
  405. "nfsroot=$serverip:$rootpath " \
  406. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  407. "console=$consoledev,$baudrate $othbootargs;" \
  408. "tftp $loadaddr $bootfile;" \
  409. "bootm $loadaddr"
  410. #define CONFIG_RAMBOOTCOMMAND \
  411. "setenv bootargs root=/dev/ram rw " \
  412. "console=$consoledev,$baudrate $othbootargs;" \
  413. "tftp $ramdiskaddr $ramdiskfile;" \
  414. "tftp $loadaddr $bootfile;" \
  415. "bootm $loadaddr $ramdiskaddr"
  416. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  417. #endif /* __CONFIG_H */