cpu.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * CPU specific code
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/hardware.h>
  35. #if !defined(CONFIG_DBGU) && !defined(CONFIG_USART0) && !defined(CONFIG_USART1)
  36. #error must define one of CONFIG_DBGU or CONFIG_USART0 or CONFIG_USART1
  37. #endif
  38. /* read co-processor 15, register #1 (control register) */
  39. static unsigned long read_p15_c1(void)
  40. {
  41. unsigned long value;
  42. __asm__ __volatile__(
  43. "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
  44. : "=r" (value)
  45. :
  46. : "memory");
  47. /*printf("p15/c1 is = %08lx\n", value); */
  48. return value;
  49. }
  50. /* write to co-processor 15, register #1 (control register) */
  51. static void write_p15_c1(unsigned long value)
  52. {
  53. /*printf("write %08lx to p15/c1\n", value); */
  54. __asm__ __volatile__(
  55. "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
  56. : "=r" (value)
  57. :
  58. : "memory");
  59. read_p15_c1();
  60. }
  61. static void cp_delay(void)
  62. {
  63. volatile int i;
  64. /* copro seems to need some delay between reading and writing */
  65. for (i=0; i<100; i++);
  66. }
  67. /* See also ARM Ref. Man. */
  68. #define C1_MMU (1<<0) /* mmu off/on */
  69. #define C1_ALIGN (1<<1) /* alignment faults off/on */
  70. #define C1_IDC (1<<2) /* icache and/or dcache off/on */
  71. #define C1_WRITE_BUFFER (1<<3) /* write buffer off/on */
  72. #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
  73. #define C1_SYS_PROT (1<<8) /* system protection */
  74. #define C1_ROM_PROT (1<<9) /* ROM protection */
  75. #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
  76. int cpu_init(void)
  77. {
  78. /*
  79. * setup up stacks if necessary
  80. */
  81. #ifdef CONFIG_USE_IRQ
  82. DECLARE_GLOBAL_DATA_PTR;
  83. IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
  84. FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
  85. #endif
  86. return 0;
  87. }
  88. int cleanup_before_linux(void)
  89. {
  90. /*
  91. * this function is called just before we call linux
  92. * it prepares the processor for linux
  93. *
  94. * we turn off caches etc ...
  95. * and we set the CPU-speed to 73 MHz - see start.S for details
  96. */
  97. disable_interrupts();
  98. return 0;
  99. }
  100. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  101. {
  102. #ifdef CFG_SOFT_RESET
  103. extern void reset_cpu(ulong addr);
  104. disable_interrupts();
  105. reset_cpu(0);
  106. #else
  107. #ifdef CONFIG_DBGU
  108. AT91PS_USART us = (AT91PS_USART) AT91C_BASE_DBGU;
  109. #endif
  110. #ifdef CONFIG_USART0
  111. AT91PS_USART us = AT91C_BASE_US0;
  112. #endif
  113. #ifdef CONFIG_USART1
  114. AT91PS_USART us = AT91C_BASE_US1;
  115. #endif
  116. AT91PS_PIO pio = AT91C_BASE_PIOA;
  117. /*shutdown the console to avoid strange chars during reset */
  118. us->US_CR = (AT91C_US_RSTRX | AT91C_US_RSTTX);
  119. /* Clear PA19 to trigger the hard reset */
  120. pio->PIO_CODR = 0x00080000;
  121. pio->PIO_OER = 0x00080000;
  122. pio->PIO_PER = 0x00080000;
  123. /* Never reached */
  124. #endif
  125. return 0;
  126. }
  127. void icache_enable(void)
  128. {
  129. ulong reg;
  130. reg = read_p15_c1();
  131. cp_delay();
  132. write_p15_c1(reg | C1_IDC);
  133. }
  134. void icache_disable(void)
  135. {
  136. ulong reg;
  137. reg = read_p15_c1();
  138. cp_delay();
  139. write_p15_c1(reg & ~C1_IDC);
  140. }
  141. int icache_status(void)
  142. {
  143. return (read_p15_c1() & C1_IDC) != 0;
  144. return 0;
  145. }
  146. void dcache_enable(void)
  147. {
  148. ulong reg;
  149. reg = read_p15_c1();
  150. cp_delay();
  151. write_p15_c1(reg | C1_IDC);
  152. }
  153. void dcache_disable(void)
  154. {
  155. ulong reg;
  156. reg = read_p15_c1();
  157. cp_delay();
  158. write_p15_c1(reg & ~C1_IDC);
  159. }
  160. int dcache_status(void)
  161. {
  162. return (read_p15_c1() & C1_IDC) != 0;
  163. return 0;
  164. }