da850evm.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446
  1. /*
  2. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * Based on da830evm.c. Original Copyrights follow:
  5. *
  6. * Copyright (C) 2009 Nick Thompson, GE Fanuc, Ltd. <nick.thompson@gefanuc.com>
  7. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #include <common.h>
  24. #include <i2c.h>
  25. #include <net.h>
  26. #include <netdev.h>
  27. #include <asm/arch/hardware.h>
  28. #include <asm/arch/emif_defs.h>
  29. #include <asm/arch/emac_defs.h>
  30. #include <asm/io.h>
  31. #include <asm/arch/davinci_misc.h>
  32. #include <hwconfig.h>
  33. DECLARE_GLOBAL_DATA_PTR;
  34. #define pinmux(x) (&davinci_syscfg_regs->pinmux[x])
  35. /* SPI0 pin muxer settings */
  36. static const struct pinmux_config spi1_pins[] = {
  37. { pinmux(5), 1, 1 },
  38. { pinmux(5), 1, 2 },
  39. { pinmux(5), 1, 4 },
  40. { pinmux(5), 1, 5 }
  41. };
  42. /* UART pin muxer settings */
  43. static const struct pinmux_config uart_pins[] = {
  44. { pinmux(0), 4, 6 },
  45. { pinmux(0), 4, 7 },
  46. { pinmux(4), 2, 4 },
  47. { pinmux(4), 2, 5 }
  48. };
  49. #ifdef CONFIG_DRIVER_TI_EMAC
  50. static const struct pinmux_config emac_pins[] = {
  51. #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
  52. { pinmux(14), 8, 2 },
  53. { pinmux(14), 8, 3 },
  54. { pinmux(14), 8, 4 },
  55. { pinmux(14), 8, 5 },
  56. { pinmux(14), 8, 6 },
  57. { pinmux(14), 8, 7 },
  58. { pinmux(15), 8, 1 },
  59. #else /* ! CONFIG_DRIVER_TI_EMAC_USE_RMII */
  60. { pinmux(2), 8, 1 },
  61. { pinmux(2), 8, 2 },
  62. { pinmux(2), 8, 3 },
  63. { pinmux(2), 8, 4 },
  64. { pinmux(2), 8, 5 },
  65. { pinmux(2), 8, 6 },
  66. { pinmux(2), 8, 7 },
  67. { pinmux(3), 8, 0 },
  68. { pinmux(3), 8, 1 },
  69. { pinmux(3), 8, 2 },
  70. { pinmux(3), 8, 3 },
  71. { pinmux(3), 8, 4 },
  72. { pinmux(3), 8, 5 },
  73. { pinmux(3), 8, 6 },
  74. { pinmux(3), 8, 7 },
  75. #endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
  76. { pinmux(4), 8, 0 },
  77. { pinmux(4), 8, 1 }
  78. };
  79. /* I2C pin muxer settings */
  80. static const struct pinmux_config i2c_pins[] = {
  81. { pinmux(4), 2, 2 },
  82. { pinmux(4), 2, 3 }
  83. };
  84. #ifdef CONFIG_NAND_DAVINCI
  85. const struct pinmux_config nand_pins[] = {
  86. { pinmux(7), 1, 1 },
  87. { pinmux(7), 1, 2 },
  88. { pinmux(7), 1, 4 },
  89. { pinmux(7), 1, 5 },
  90. { pinmux(9), 1, 0 },
  91. { pinmux(9), 1, 1 },
  92. { pinmux(9), 1, 2 },
  93. { pinmux(9), 1, 3 },
  94. { pinmux(9), 1, 4 },
  95. { pinmux(9), 1, 5 },
  96. { pinmux(9), 1, 6 },
  97. { pinmux(9), 1, 7 },
  98. { pinmux(12), 1, 5 },
  99. { pinmux(12), 1, 6 }
  100. };
  101. #elif defined(CONFIG_USE_NOR)
  102. /* NOR pin muxer settings */
  103. const struct pinmux_config nor_pins[] = {
  104. { pinmux(5), 1, 6 },
  105. { pinmux(6), 1, 6 },
  106. { pinmux(7), 1, 0 },
  107. { pinmux(7), 1, 4 },
  108. { pinmux(7), 1, 5 },
  109. { pinmux(8), 1, 0 },
  110. { pinmux(8), 1, 1 },
  111. { pinmux(8), 1, 2 },
  112. { pinmux(8), 1, 3 },
  113. { pinmux(8), 1, 4 },
  114. { pinmux(8), 1, 5 },
  115. { pinmux(8), 1, 6 },
  116. { pinmux(8), 1, 7 },
  117. { pinmux(9), 1, 0 },
  118. { pinmux(9), 1, 1 },
  119. { pinmux(9), 1, 2 },
  120. { pinmux(9), 1, 3 },
  121. { pinmux(9), 1, 4 },
  122. { pinmux(9), 1, 5 },
  123. { pinmux(9), 1, 6 },
  124. { pinmux(9), 1, 7 },
  125. { pinmux(10), 1, 0 },
  126. { pinmux(10), 1, 1 },
  127. { pinmux(10), 1, 2 },
  128. { pinmux(10), 1, 3 },
  129. { pinmux(10), 1, 4 },
  130. { pinmux(10), 1, 5 },
  131. { pinmux(10), 1, 6 },
  132. { pinmux(10), 1, 7 },
  133. { pinmux(11), 1, 0 },
  134. { pinmux(11), 1, 1 },
  135. { pinmux(11), 1, 2 },
  136. { pinmux(11), 1, 3 },
  137. { pinmux(11), 1, 4 },
  138. { pinmux(11), 1, 5 },
  139. { pinmux(11), 1, 6 },
  140. { pinmux(11), 1, 7 },
  141. { pinmux(12), 1, 0 },
  142. { pinmux(12), 1, 1 },
  143. { pinmux(12), 1, 2 },
  144. { pinmux(12), 1, 3 },
  145. { pinmux(12), 1, 4 },
  146. { pinmux(12), 1, 5 },
  147. { pinmux(12), 1, 6 },
  148. { pinmux(12), 1, 7 }
  149. };
  150. #endif
  151. #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
  152. #define HAS_RMII 1
  153. #else
  154. #define HAS_RMII 0
  155. #endif
  156. #endif /* CONFIG_DRIVER_TI_EMAC */
  157. void dsp_lpsc_on(unsigned domain, unsigned int id)
  158. {
  159. dv_reg_p mdstat, mdctl, ptstat, ptcmd;
  160. struct davinci_psc_regs *psc_regs;
  161. psc_regs = davinci_psc0_regs;
  162. mdstat = &psc_regs->psc0.mdstat[id];
  163. mdctl = &psc_regs->psc0.mdctl[id];
  164. ptstat = &psc_regs->ptstat;
  165. ptcmd = &psc_regs->ptcmd;
  166. while (*ptstat & (0x1 << domain))
  167. ;
  168. if ((*mdstat & 0x1f) == 0x03)
  169. return; /* Already on and enabled */
  170. *mdctl |= 0x03;
  171. *ptcmd = 0x1 << domain;
  172. while (*ptstat & (0x1 << domain))
  173. ;
  174. while ((*mdstat & 0x1f) != 0x03)
  175. ; /* Probably an overkill... */
  176. }
  177. static void dspwake(void)
  178. {
  179. unsigned *resetvect = (unsigned *)DAVINCI_L3CBARAM_BASE;
  180. u32 val;
  181. /* if the device is ARM only, return */
  182. if ((readl(CHIP_REV_ID_REG) & 0x3f) == 0x10)
  183. return;
  184. if (hwconfig_subarg_cmp_f("dsp", "wake", "no", NULL))
  185. return;
  186. *resetvect++ = 0x1E000; /* DSP Idle */
  187. /* clear out the next 10 words as NOP */
  188. memset(resetvect, 0, sizeof(unsigned) *10);
  189. /* setup the DSP reset vector */
  190. writel(DAVINCI_L3CBARAM_BASE, HOST1CFG);
  191. dsp_lpsc_on(1, DAVINCI_LPSC_GEM);
  192. val = readl(PSC0_MDCTL + (15 * 4));
  193. val |= 0x100;
  194. writel(val, (PSC0_MDCTL + (15 * 4)));
  195. }
  196. int misc_init_r(void)
  197. {
  198. dspwake();
  199. return 0;
  200. }
  201. static const struct pinmux_resource pinmuxes[] = {
  202. #ifdef CONFIG_SPI_FLASH
  203. PINMUX_ITEM(spi1_pins),
  204. #endif
  205. PINMUX_ITEM(uart_pins),
  206. PINMUX_ITEM(i2c_pins),
  207. #ifdef CONFIG_NAND_DAVINCI
  208. PINMUX_ITEM(nand_pins),
  209. #elif defined(CONFIG_USE_NOR)
  210. PINMUX_ITEM(nor_pins),
  211. #endif
  212. };
  213. static const struct lpsc_resource lpsc[] = {
  214. { DAVINCI_LPSC_AEMIF }, /* NAND, NOR */
  215. { DAVINCI_LPSC_SPI1 }, /* Serial Flash */
  216. { DAVINCI_LPSC_EMAC }, /* image download */
  217. { DAVINCI_LPSC_UART2 }, /* console */
  218. { DAVINCI_LPSC_GPIO },
  219. };
  220. #ifndef CONFIG_DA850_EVM_MAX_CPU_CLK
  221. #define CONFIG_DA850_EVM_MAX_CPU_CLK 300000000
  222. #endif
  223. /*
  224. * get_board_rev() - setup to pass kernel board revision information
  225. * Returns:
  226. * bit[0-3] Maximum cpu clock rate supported by onboard SoC
  227. * 0000b - 300 MHz
  228. * 0001b - 372 MHz
  229. * 0010b - 408 MHz
  230. * 0011b - 456 MHz
  231. */
  232. u32 get_board_rev(void)
  233. {
  234. char *s;
  235. u32 maxcpuclk = CONFIG_DA850_EVM_MAX_CPU_CLK;
  236. u32 rev = 0;
  237. s = getenv("maxcpuclk");
  238. if (s)
  239. maxcpuclk = simple_strtoul(s, NULL, 10);
  240. if (maxcpuclk >= 456000000)
  241. rev = 3;
  242. else if (maxcpuclk >= 408000000)
  243. rev = 2;
  244. else if (maxcpuclk >= 372000000)
  245. rev = 1;
  246. return rev;
  247. }
  248. int board_init(void)
  249. {
  250. #ifndef CONFIG_USE_IRQ
  251. irq_init();
  252. #endif
  253. #ifdef CONFIG_NAND_DAVINCI
  254. /*
  255. * NAND CS setup - cycle counts based on da850evm NAND timings in the
  256. * Linux kernel @ 25MHz EMIFA
  257. */
  258. writel((DAVINCI_ABCR_WSETUP(0) |
  259. DAVINCI_ABCR_WSTROBE(1) |
  260. DAVINCI_ABCR_WHOLD(0) |
  261. DAVINCI_ABCR_RSETUP(0) |
  262. DAVINCI_ABCR_RSTROBE(1) |
  263. DAVINCI_ABCR_RHOLD(0) |
  264. DAVINCI_ABCR_TA(1) |
  265. DAVINCI_ABCR_ASIZE_8BIT),
  266. &davinci_emif_regs->ab2cr); /* CS3 */
  267. #endif
  268. /* arch number of the board */
  269. gd->bd->bi_arch_number = MACH_TYPE_DAVINCI_DA850_EVM;
  270. /* address of boot parameters */
  271. gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
  272. /*
  273. * Power on required peripherals
  274. * ARM does not have access by default to PSC0 and PSC1
  275. * assuming here that the DSP bootloader has set the IOPU
  276. * such that PSC access is available to ARM
  277. */
  278. if (da8xx_configure_lpsc_items(lpsc, ARRAY_SIZE(lpsc)))
  279. return 1;
  280. /* setup the SUSPSRC for ARM to control emulation suspend */
  281. writel(readl(&davinci_syscfg_regs->suspsrc) &
  282. ~(DAVINCI_SYSCFG_SUSPSRC_EMAC | DAVINCI_SYSCFG_SUSPSRC_I2C |
  283. DAVINCI_SYSCFG_SUSPSRC_SPI1 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 |
  284. DAVINCI_SYSCFG_SUSPSRC_UART2),
  285. &davinci_syscfg_regs->suspsrc);
  286. /* configure pinmux settings */
  287. if (davinci_configure_pin_mux_items(pinmuxes, ARRAY_SIZE(pinmuxes)))
  288. return 1;
  289. #ifdef CONFIG_DRIVER_TI_EMAC
  290. if (davinci_configure_pin_mux(emac_pins, ARRAY_SIZE(emac_pins)) != 0)
  291. return 1;
  292. davinci_emac_mii_mode_sel(HAS_RMII);
  293. #endif /* CONFIG_DRIVER_TI_EMAC */
  294. /* enable the console UART */
  295. writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
  296. DAVINCI_UART_PWREMU_MGMT_UTRST),
  297. &davinci_uart2_ctrl_regs->pwremu_mgmt);
  298. return 0;
  299. }
  300. #ifdef CONFIG_DRIVER_TI_EMAC
  301. #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
  302. /**
  303. * rmii_hw_init
  304. *
  305. * DA850/OMAP-L138 EVM can interface to a daughter card for
  306. * additional features. This card has an I2C GPIO Expander TCA6416
  307. * to select the required functions like camera, RMII Ethernet,
  308. * character LCD, video.
  309. *
  310. * Initialization of the expander involves configuring the
  311. * polarity and direction of the ports. P07-P05 are used here.
  312. * These ports are connected to a Mux chip which enables only one
  313. * functionality at a time.
  314. *
  315. * For RMII phy to respond, the MII MDIO clock has to be disabled
  316. * since both the PHY devices have address as zero. The MII MDIO
  317. * clock is controlled via GPIO2[6].
  318. *
  319. * This code is valid for Beta version of the hardware
  320. */
  321. int rmii_hw_init(void)
  322. {
  323. const struct pinmux_config gpio_pins[] = {
  324. { pinmux(6), 8, 1 }
  325. };
  326. u_int8_t buf[2];
  327. unsigned int temp;
  328. int ret;
  329. /* PinMux for GPIO */
  330. if (davinci_configure_pin_mux(gpio_pins, ARRAY_SIZE(gpio_pins)) != 0)
  331. return 1;
  332. /* I2C Exapnder configuration */
  333. /* Set polarity to non-inverted */
  334. buf[0] = 0x0;
  335. buf[1] = 0x0;
  336. ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 4, 1, buf, 2);
  337. if (ret) {
  338. printf("\nExpander @ 0x%02x write FAILED!!!\n",
  339. CONFIG_SYS_I2C_EXPANDER_ADDR);
  340. return ret;
  341. }
  342. /* Configure P07-P05 as outputs */
  343. buf[0] = 0x1f;
  344. buf[1] = 0xff;
  345. ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 6, 1, buf, 2);
  346. if (ret) {
  347. printf("\nExpander @ 0x%02x write FAILED!!!\n",
  348. CONFIG_SYS_I2C_EXPANDER_ADDR);
  349. }
  350. /* For Ethernet RMII selection
  351. * P07(SelA)=0
  352. * P06(SelB)=1
  353. * P05(SelC)=1
  354. */
  355. if (i2c_read(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
  356. printf("\nExpander @ 0x%02x read FAILED!!!\n",
  357. CONFIG_SYS_I2C_EXPANDER_ADDR);
  358. }
  359. buf[0] &= 0x1f;
  360. buf[0] |= (0 << 7) | (1 << 6) | (1 << 5);
  361. if (i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
  362. printf("\nExpander @ 0x%02x write FAILED!!!\n",
  363. CONFIG_SYS_I2C_EXPANDER_ADDR);
  364. }
  365. /* Set the output as high */
  366. temp = REG(GPIO_BANK2_REG_SET_ADDR);
  367. temp |= (0x01 << 6);
  368. REG(GPIO_BANK2_REG_SET_ADDR) = temp;
  369. /* Set the GPIO direction as output */
  370. temp = REG(GPIO_BANK2_REG_DIR_ADDR);
  371. temp &= ~(0x01 << 6);
  372. REG(GPIO_BANK2_REG_DIR_ADDR) = temp;
  373. return 0;
  374. }
  375. #endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
  376. /*
  377. * Initializes on-board ethernet controllers.
  378. */
  379. int board_eth_init(bd_t *bis)
  380. {
  381. #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
  382. /* Select RMII fucntion through the expander */
  383. if (rmii_hw_init())
  384. printf("RMII hardware init failed!!!\n");
  385. #endif
  386. if (!davinci_emac_initialize()) {
  387. printf("Error: Ethernet init failed!\n");
  388. return -1;
  389. }
  390. return 0;
  391. }
  392. #endif /* CONFIG_DRIVER_TI_EMAC */