two.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * (C) Copyright 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. /*
  25. * CPU test
  26. * Binary instructions instr rD,rA
  27. *
  28. * Logic instructions: neg
  29. * Arithmetic instructions: addme, addze, subfme, subfze
  30. * The test contains a pre-built table of instructions, operands and
  31. * expected results. For each table entry, the test will cyclically use
  32. * different sets of operand registers and result registers.
  33. */
  34. #include <post.h>
  35. #include "cpu_asm.h"
  36. #if CONFIG_POST & CONFIG_SYS_POST_CPU
  37. extern void cpu_post_exec_21 (ulong *code, ulong *cr, ulong *res, ulong op1);
  38. extern ulong cpu_post_makecr (long v);
  39. static struct cpu_post_two_s
  40. {
  41. ulong cmd;
  42. ulong op;
  43. ulong res;
  44. } cpu_post_two_table[] =
  45. {
  46. {
  47. OP_NEG,
  48. 3,
  49. -3
  50. },
  51. {
  52. OP_NEG,
  53. 5,
  54. -5
  55. },
  56. {
  57. OP_ADDME,
  58. 6,
  59. 5
  60. },
  61. {
  62. OP_ADDZE,
  63. 5,
  64. 5
  65. },
  66. {
  67. OP_SUBFME,
  68. 6,
  69. ~6 - 1
  70. },
  71. {
  72. OP_SUBFZE,
  73. 5,
  74. ~5
  75. },
  76. };
  77. static unsigned int cpu_post_two_size =
  78. sizeof (cpu_post_two_table) / sizeof (struct cpu_post_two_s);
  79. int cpu_post_test_two (void)
  80. {
  81. int ret = 0;
  82. unsigned int i, reg;
  83. int flag = disable_interrupts();
  84. for (i = 0; i < cpu_post_two_size && ret == 0; i++)
  85. {
  86. struct cpu_post_two_s *test = cpu_post_two_table + i;
  87. for (reg = 0; reg < 32 && ret == 0; reg++)
  88. {
  89. unsigned int reg0 = (reg + 0) % 32;
  90. unsigned int reg1 = (reg + 1) % 32;
  91. unsigned int stk = reg < 16 ? 31 : 15;
  92. unsigned long code[] =
  93. {
  94. ASM_STW(stk, 1, -4),
  95. ASM_ADDI(stk, 1, -16),
  96. ASM_STW(3, stk, 8),
  97. ASM_STW(reg0, stk, 4),
  98. ASM_STW(reg1, stk, 0),
  99. ASM_LWZ(reg0, stk, 8),
  100. ASM_11(test->cmd, reg1, reg0),
  101. ASM_STW(reg1, stk, 8),
  102. ASM_LWZ(reg1, stk, 0),
  103. ASM_LWZ(reg0, stk, 4),
  104. ASM_LWZ(3, stk, 8),
  105. ASM_ADDI(1, stk, 16),
  106. ASM_LWZ(stk, 1, -4),
  107. ASM_BLR,
  108. };
  109. unsigned long codecr[] =
  110. {
  111. ASM_STW(stk, 1, -4),
  112. ASM_ADDI(stk, 1, -16),
  113. ASM_STW(3, stk, 8),
  114. ASM_STW(reg0, stk, 4),
  115. ASM_STW(reg1, stk, 0),
  116. ASM_LWZ(reg0, stk, 8),
  117. ASM_11(test->cmd, reg1, reg0) | BIT_C,
  118. ASM_STW(reg1, stk, 8),
  119. ASM_LWZ(reg1, stk, 0),
  120. ASM_LWZ(reg0, stk, 4),
  121. ASM_LWZ(3, stk, 8),
  122. ASM_ADDI(1, stk, 16),
  123. ASM_LWZ(stk, 1, -4),
  124. ASM_BLR,
  125. };
  126. ulong res;
  127. ulong cr;
  128. if (ret == 0)
  129. {
  130. cr = 0;
  131. cpu_post_exec_21 (code, & cr, & res, test->op);
  132. ret = res == test->res && cr == 0 ? 0 : -1;
  133. if (ret != 0)
  134. {
  135. post_log ("Error at two test %d !\n", i);
  136. }
  137. }
  138. if (ret == 0)
  139. {
  140. cpu_post_exec_21 (codecr, & cr, & res, test->op);
  141. ret = res == test->res &&
  142. (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
  143. if (ret != 0)
  144. {
  145. post_log ("Error at two test %d !\n", i);
  146. }
  147. }
  148. }
  149. }
  150. if (flag)
  151. enable_interrupts();
  152. return ret;
  153. }
  154. #endif