threei.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * (C) Copyright 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. /*
  25. * CPU test
  26. * Ternary instructions instr rA,rS,UIMM
  27. *
  28. * Logic instructions: ori, oris, xori, xoris
  29. *
  30. * The test contains a pre-built table of instructions, operands and
  31. * expected results. For each table entry, the test will cyclically use
  32. * different sets of operand registers and result registers.
  33. */
  34. #include <post.h>
  35. #include "cpu_asm.h"
  36. #if CONFIG_POST & CONFIG_SYS_POST_CPU
  37. extern void cpu_post_exec_21 (ulong *code, ulong *cr, ulong *res, ulong op);
  38. extern ulong cpu_post_makecr (long v);
  39. static struct cpu_post_threei_s
  40. {
  41. ulong cmd;
  42. ulong op1;
  43. ushort op2;
  44. ulong res;
  45. } cpu_post_threei_table[] =
  46. {
  47. {
  48. OP_ORI,
  49. 0x80000000,
  50. 0xffff,
  51. 0x8000ffff
  52. },
  53. {
  54. OP_ORIS,
  55. 0x00008000,
  56. 0xffff,
  57. 0xffff8000
  58. },
  59. {
  60. OP_XORI,
  61. 0x8000ffff,
  62. 0xffff,
  63. 0x80000000
  64. },
  65. {
  66. OP_XORIS,
  67. 0x00008000,
  68. 0xffff,
  69. 0xffff8000
  70. },
  71. };
  72. static unsigned int cpu_post_threei_size =
  73. sizeof (cpu_post_threei_table) / sizeof (struct cpu_post_threei_s);
  74. int cpu_post_test_threei (void)
  75. {
  76. int ret = 0;
  77. unsigned int i, reg;
  78. int flag = disable_interrupts();
  79. for (i = 0; i < cpu_post_threei_size && ret == 0; i++)
  80. {
  81. struct cpu_post_threei_s *test = cpu_post_threei_table + i;
  82. for (reg = 0; reg < 32 && ret == 0; reg++)
  83. {
  84. unsigned int reg0 = (reg + 0) % 32;
  85. unsigned int reg1 = (reg + 1) % 32;
  86. unsigned int stk = reg < 16 ? 31 : 15;
  87. unsigned long code[] =
  88. {
  89. ASM_STW(stk, 1, -4),
  90. ASM_ADDI(stk, 1, -16),
  91. ASM_STW(3, stk, 8),
  92. ASM_STW(reg0, stk, 4),
  93. ASM_STW(reg1, stk, 0),
  94. ASM_LWZ(reg0, stk, 8),
  95. ASM_11IX(test->cmd, reg1, reg0, test->op2),
  96. ASM_STW(reg1, stk, 8),
  97. ASM_LWZ(reg1, stk, 0),
  98. ASM_LWZ(reg0, stk, 4),
  99. ASM_LWZ(3, stk, 8),
  100. ASM_ADDI(1, stk, 16),
  101. ASM_LWZ(stk, 1, -4),
  102. ASM_BLR,
  103. };
  104. ulong res;
  105. ulong cr;
  106. cr = 0;
  107. cpu_post_exec_21 (code, & cr, & res, test->op1);
  108. ret = res == test->res && cr == 0 ? 0 : -1;
  109. if (ret != 0)
  110. {
  111. post_log ("Error at threei test %d !\n", i);
  112. }
  113. }
  114. }
  115. if (flag)
  116. enable_interrupts();
  117. return ret;
  118. }
  119. #endif