vpac270.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Voipac PXA270 Support
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <common.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/regs-mmc.h>
  24. #include <asm/arch/pxa.h>
  25. #include <netdev.h>
  26. #include <serial.h>
  27. #include <asm/io.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. /*
  30. * Miscelaneous platform dependent initialisations
  31. */
  32. int board_init(void)
  33. {
  34. /* We have RAM, disable cache */
  35. dcache_disable();
  36. icache_disable();
  37. /* memory and cpu-speed are setup before relocation */
  38. /* so we do _nothing_ here */
  39. /* Arch number of vpac270 */
  40. gd->bd->bi_arch_number = MACH_TYPE_VPAC270;
  41. /* adress of boot parameters */
  42. gd->bd->bi_boot_params = 0xa0000100;
  43. return 0;
  44. }
  45. int dram_init(void)
  46. {
  47. #ifndef CONFIG_ONENAND
  48. pxa2xx_dram_init();
  49. #endif
  50. gd->ram_size = PHYS_SDRAM_1_SIZE;
  51. return 0;
  52. }
  53. void dram_init_banksize(void)
  54. {
  55. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  56. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  57. #ifdef CONFIG_RAM_256M
  58. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  59. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  60. #endif
  61. }
  62. #ifdef CONFIG_CMD_MMC
  63. int board_mmc_init(bd_t *bis)
  64. {
  65. pxa_mmc_register(0);
  66. return 0;
  67. }
  68. #endif
  69. #ifdef CONFIG_CMD_USB
  70. int usb_board_init(void)
  71. {
  72. writel((UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
  73. ~(UHCHR_SSEP0 | UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSE),
  74. UHCHR);
  75. writel(readl(UHCHR) | UHCHR_FSBIR, UHCHR);
  76. while (readl(UHCHR) & UHCHR_FSBIR)
  77. ;
  78. writel(readl(UHCHR) & ~UHCHR_SSE, UHCHR);
  79. writel((UHCHIE_UPRIE | UHCHIE_RWIE), UHCHIE);
  80. /* Clear any OTG Pin Hold */
  81. if (readl(PSSR) & PSSR_OTGPH)
  82. writel(readl(PSSR) | PSSR_OTGPH, PSSR);
  83. writel(readl(UHCRHDA) & ~(0x200), UHCRHDA);
  84. writel(readl(UHCRHDA) | 0x100, UHCRHDA);
  85. /* Set port power control mask bits, only 3 ports. */
  86. writel(readl(UHCRHDB) | (0x7<<17), UHCRHDB);
  87. /* enable port 2 */
  88. writel(readl(UP2OCR) | UP2OCR_HXOE | UP2OCR_HXS |
  89. UP2OCR_DMPDE | UP2OCR_DPPDE, UP2OCR);
  90. return 0;
  91. }
  92. void usb_board_init_fail(void)
  93. {
  94. return;
  95. }
  96. void usb_board_stop(void)
  97. {
  98. writel(readl(UHCHR) | UHCHR_FHR, UHCHR);
  99. udelay(11);
  100. writel(readl(UHCHR) & ~UHCHR_FHR, UHCHR);
  101. writel(readl(UHCCOMS) | 1, UHCCOMS);
  102. udelay(10);
  103. writel(readl(CKEN) & ~CKEN10_USBHOST, CKEN);
  104. return;
  105. }
  106. #endif
  107. #ifdef CONFIG_DRIVER_DM9000
  108. int board_eth_init(bd_t *bis)
  109. {
  110. return dm9000_initialize(bis);
  111. }
  112. #endif