smdk5250.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <fdtdec.h>
  24. #include <asm/io.h>
  25. #include <errno.h>
  26. #include <i2c.h>
  27. #include <lcd.h>
  28. #include <netdev.h>
  29. #include <spi.h>
  30. #include <asm/arch/cpu.h>
  31. #include <asm/arch/gpio.h>
  32. #include <asm/arch/mmc.h>
  33. #include <asm/arch/pinmux.h>
  34. #include <asm/arch/power.h>
  35. #include <asm/arch/sromc.h>
  36. #include <asm/arch/dp_info.h>
  37. #include <power/pmic.h>
  38. #include <power/max77686_pmic.h>
  39. DECLARE_GLOBAL_DATA_PTR;
  40. #ifdef CONFIG_USB_EHCI_EXYNOS
  41. int board_usb_vbus_init(void)
  42. {
  43. struct exynos5_gpio_part1 *gpio1 = (struct exynos5_gpio_part1 *)
  44. samsung_get_base_gpio_part1();
  45. /* Enable VBUS power switch */
  46. s5p_gpio_direction_output(&gpio1->x2, 6, 1);
  47. /* VBUS turn ON time */
  48. mdelay(3);
  49. return 0;
  50. }
  51. #endif
  52. #ifdef CONFIG_SOUND_MAX98095
  53. static void board_enable_audio_codec(void)
  54. {
  55. struct exynos5_gpio_part1 *gpio1 = (struct exynos5_gpio_part1 *)
  56. samsung_get_base_gpio_part1();
  57. /* Enable MAX98095 Codec */
  58. s5p_gpio_direction_output(&gpio1->x1, 7, 1);
  59. s5p_gpio_set_pull(&gpio1->x1, 7, GPIO_PULL_NONE);
  60. }
  61. #endif
  62. int board_init(void)
  63. {
  64. gd->bd->bi_boot_params = (PHYS_SDRAM_1 + 0x100UL);
  65. #ifdef CONFIG_EXYNOS_SPI
  66. spi_init();
  67. #endif
  68. #ifdef CONFIG_USB_EHCI_EXYNOS
  69. board_usb_vbus_init();
  70. #endif
  71. #ifdef CONFIG_SOUND_MAX98095
  72. board_enable_audio_codec();
  73. #endif
  74. return 0;
  75. }
  76. int dram_init(void)
  77. {
  78. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE)
  79. + get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE)
  80. + get_ram_size((long *)PHYS_SDRAM_3, PHYS_SDRAM_3_SIZE)
  81. + get_ram_size((long *)PHYS_SDRAM_4, PHYS_SDRAM_4_SIZE)
  82. + get_ram_size((long *)PHYS_SDRAM_5, PHYS_SDRAM_7_SIZE)
  83. + get_ram_size((long *)PHYS_SDRAM_6, PHYS_SDRAM_7_SIZE)
  84. + get_ram_size((long *)PHYS_SDRAM_7, PHYS_SDRAM_7_SIZE)
  85. + get_ram_size((long *)PHYS_SDRAM_8, PHYS_SDRAM_8_SIZE);
  86. return 0;
  87. }
  88. #if defined(CONFIG_POWER)
  89. static int pmic_reg_update(struct pmic *p, int reg, uint regval)
  90. {
  91. u32 val;
  92. int ret = 0;
  93. ret = pmic_reg_read(p, reg, &val);
  94. if (ret) {
  95. debug("%s: PMIC %d register read failed\n", __func__, reg);
  96. return -1;
  97. }
  98. val |= regval;
  99. ret = pmic_reg_write(p, reg, val);
  100. if (ret) {
  101. debug("%s: PMIC %d register write failed\n", __func__, reg);
  102. return -1;
  103. }
  104. return 0;
  105. }
  106. int power_init_board(void)
  107. {
  108. struct pmic *p;
  109. set_ps_hold_ctrl();
  110. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  111. if (pmic_init(I2C_PMIC))
  112. return -1;
  113. p = pmic_get("MAX77686_PMIC");
  114. if (!p)
  115. return -ENODEV;
  116. if (pmic_probe(p))
  117. return -1;
  118. if (pmic_reg_update(p, MAX77686_REG_PMIC_32KHZ, MAX77686_32KHCP_EN))
  119. return -1;
  120. if (pmic_reg_update(p, MAX77686_REG_PMIC_BBAT,
  121. MAX77686_BBCHOSTEN | MAX77686_BBCVS_3_5V))
  122. return -1;
  123. /* VDD_MIF */
  124. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK1OUT,
  125. MAX77686_BUCK1OUT_1V)) {
  126. debug("%s: PMIC %d register write failed\n", __func__,
  127. MAX77686_REG_PMIC_BUCK1OUT);
  128. return -1;
  129. }
  130. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK1CRTL,
  131. MAX77686_BUCK1CTRL_EN))
  132. return -1;
  133. /* VDD_ARM */
  134. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK2DVS1,
  135. MAX77686_BUCK2DVS1_1_3V)) {
  136. debug("%s: PMIC %d register write failed\n", __func__,
  137. MAX77686_REG_PMIC_BUCK2DVS1);
  138. return -1;
  139. }
  140. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK2CTRL1,
  141. MAX77686_BUCK2CTRL_ON))
  142. return -1;
  143. /* VDD_INT */
  144. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK3DVS1,
  145. MAX77686_BUCK3DVS1_1_0125V)) {
  146. debug("%s: PMIC %d register write failed\n", __func__,
  147. MAX77686_REG_PMIC_BUCK3DVS1);
  148. return -1;
  149. }
  150. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK3CTRL,
  151. MAX77686_BUCK3CTRL_ON))
  152. return -1;
  153. /* VDD_G3D */
  154. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK4DVS1,
  155. MAX77686_BUCK4DVS1_1_2V)) {
  156. debug("%s: PMIC %d register write failed\n", __func__,
  157. MAX77686_REG_PMIC_BUCK4DVS1);
  158. return -1;
  159. }
  160. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK4CTRL1,
  161. MAX77686_BUCK3CTRL_ON))
  162. return -1;
  163. /* VDD_LDO2 */
  164. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO2CTRL1,
  165. MAX77686_LD02CTRL1_1_5V | EN_LDO))
  166. return -1;
  167. /* VDD_LDO3 */
  168. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO3CTRL1,
  169. MAX77686_LD03CTRL1_1_8V | EN_LDO))
  170. return -1;
  171. /* VDD_LDO5 */
  172. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO5CTRL1,
  173. MAX77686_LD05CTRL1_1_8V | EN_LDO))
  174. return -1;
  175. /* VDD_LDO10 */
  176. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO10CTRL1,
  177. MAX77686_LD10CTRL1_1_8V | EN_LDO))
  178. return -1;
  179. return 0;
  180. }
  181. #endif
  182. void dram_init_banksize(void)
  183. {
  184. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  185. gd->bd->bi_dram[0].size = get_ram_size((long *)PHYS_SDRAM_1,
  186. PHYS_SDRAM_1_SIZE);
  187. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  188. gd->bd->bi_dram[1].size = get_ram_size((long *)PHYS_SDRAM_2,
  189. PHYS_SDRAM_2_SIZE);
  190. gd->bd->bi_dram[2].start = PHYS_SDRAM_3;
  191. gd->bd->bi_dram[2].size = get_ram_size((long *)PHYS_SDRAM_3,
  192. PHYS_SDRAM_3_SIZE);
  193. gd->bd->bi_dram[3].start = PHYS_SDRAM_4;
  194. gd->bd->bi_dram[3].size = get_ram_size((long *)PHYS_SDRAM_4,
  195. PHYS_SDRAM_4_SIZE);
  196. gd->bd->bi_dram[4].start = PHYS_SDRAM_5;
  197. gd->bd->bi_dram[4].size = get_ram_size((long *)PHYS_SDRAM_5,
  198. PHYS_SDRAM_5_SIZE);
  199. gd->bd->bi_dram[5].start = PHYS_SDRAM_6;
  200. gd->bd->bi_dram[5].size = get_ram_size((long *)PHYS_SDRAM_6,
  201. PHYS_SDRAM_6_SIZE);
  202. gd->bd->bi_dram[6].start = PHYS_SDRAM_7;
  203. gd->bd->bi_dram[6].size = get_ram_size((long *)PHYS_SDRAM_7,
  204. PHYS_SDRAM_7_SIZE);
  205. gd->bd->bi_dram[7].start = PHYS_SDRAM_8;
  206. gd->bd->bi_dram[7].size = get_ram_size((long *)PHYS_SDRAM_8,
  207. PHYS_SDRAM_8_SIZE);
  208. }
  209. #ifdef CONFIG_OF_CONTROL
  210. static int decode_sromc(const void *blob, struct fdt_sromc *config)
  211. {
  212. int err;
  213. int node;
  214. node = fdtdec_next_compatible(blob, 0, COMPAT_SAMSUNG_EXYNOS5_SROMC);
  215. if (node < 0) {
  216. debug("Could not find SROMC node\n");
  217. return node;
  218. }
  219. config->bank = fdtdec_get_int(blob, node, "bank", 0);
  220. config->width = fdtdec_get_int(blob, node, "width", 2);
  221. err = fdtdec_get_int_array(blob, node, "srom-timing", config->timing,
  222. FDT_SROM_TIMING_COUNT);
  223. if (err < 0) {
  224. debug("Could not decode SROMC configuration\n");
  225. return -FDT_ERR_NOTFOUND;
  226. }
  227. return 0;
  228. }
  229. #endif
  230. int board_eth_init(bd_t *bis)
  231. {
  232. #ifdef CONFIG_SMC911X
  233. u32 smc_bw_conf, smc_bc_conf;
  234. struct fdt_sromc config;
  235. fdt_addr_t base_addr;
  236. int node;
  237. #ifdef CONFIG_OF_CONTROL
  238. node = decode_sromc(gd->fdt_blob, &config);
  239. if (node < 0) {
  240. debug("%s: Could not find sromc configuration\n", __func__);
  241. return 0;
  242. }
  243. node = fdtdec_next_compatible(gd->fdt_blob, node, COMPAT_SMSC_LAN9215);
  244. if (node < 0) {
  245. debug("%s: Could not find lan9215 configuration\n", __func__);
  246. return 0;
  247. }
  248. /* We now have a node, so any problems from now on are errors */
  249. base_addr = fdtdec_get_addr(gd->fdt_blob, node, "reg");
  250. if (base_addr == FDT_ADDR_T_NONE) {
  251. debug("%s: Could not find lan9215 address\n", __func__);
  252. return -1;
  253. }
  254. #else
  255. /* Non-FDT configuration - bank number and timing parameters*/
  256. config.bank = CONFIG_ENV_SROM_BANK;
  257. config.width = 2;
  258. config.timing[FDT_SROM_TACS] = 0x01;
  259. config.timing[FDT_SROM_TCOS] = 0x01;
  260. config.timing[FDT_SROM_TACC] = 0x06;
  261. config.timing[FDT_SROM_TCOH] = 0x01;
  262. config.timing[FDT_SROM_TAH] = 0x0C;
  263. config.timing[FDT_SROM_TACP] = 0x09;
  264. config.timing[FDT_SROM_PMC] = 0x01;
  265. base_addr = CONFIG_SMC911X_BASE;
  266. #endif
  267. /* Ethernet needs data bus width of 16 bits */
  268. if (config.width != 2) {
  269. debug("%s: Unsupported bus width %d\n", __func__,
  270. config.width);
  271. return -1;
  272. }
  273. smc_bw_conf = SROMC_DATA16_WIDTH(config.bank)
  274. | SROMC_BYTE_ENABLE(config.bank);
  275. smc_bc_conf = SROMC_BC_TACS(config.timing[FDT_SROM_TACS]) |\
  276. SROMC_BC_TCOS(config.timing[FDT_SROM_TCOS]) |\
  277. SROMC_BC_TACC(config.timing[FDT_SROM_TACC]) |\
  278. SROMC_BC_TCOH(config.timing[FDT_SROM_TCOH]) |\
  279. SROMC_BC_TAH(config.timing[FDT_SROM_TAH]) |\
  280. SROMC_BC_TACP(config.timing[FDT_SROM_TACP]) |\
  281. SROMC_BC_PMC(config.timing[FDT_SROM_PMC]);
  282. /* Select and configure the SROMC bank */
  283. exynos_pinmux_config(PERIPH_ID_SROMC, config.bank);
  284. s5p_config_sromc(config.bank, smc_bw_conf, smc_bc_conf);
  285. return smc911x_initialize(0, base_addr);
  286. #endif
  287. return 0;
  288. }
  289. #ifdef CONFIG_DISPLAY_BOARDINFO
  290. int checkboard(void)
  291. {
  292. printf("\nBoard: SMDK5250\n");
  293. return 0;
  294. }
  295. #endif
  296. #ifdef CONFIG_GENERIC_MMC
  297. int board_mmc_init(bd_t *bis)
  298. {
  299. int err;
  300. err = exynos_pinmux_config(PERIPH_ID_SDMMC0, PINMUX_FLAG_8BIT_MODE);
  301. if (err) {
  302. debug("SDMMC0 not configured\n");
  303. return err;
  304. }
  305. err = s5p_mmc_init(0, 8);
  306. return err;
  307. }
  308. #endif
  309. static int board_uart_init(void)
  310. {
  311. int err;
  312. err = exynos_pinmux_config(PERIPH_ID_UART0, PINMUX_FLAG_NONE);
  313. if (err) {
  314. debug("UART0 not configured\n");
  315. return err;
  316. }
  317. err = exynos_pinmux_config(PERIPH_ID_UART1, PINMUX_FLAG_NONE);
  318. if (err) {
  319. debug("UART1 not configured\n");
  320. return err;
  321. }
  322. err = exynos_pinmux_config(PERIPH_ID_UART2, PINMUX_FLAG_NONE);
  323. if (err) {
  324. debug("UART2 not configured\n");
  325. return err;
  326. }
  327. err = exynos_pinmux_config(PERIPH_ID_UART3, PINMUX_FLAG_NONE);
  328. if (err) {
  329. debug("UART3 not configured\n");
  330. return err;
  331. }
  332. return 0;
  333. }
  334. #ifdef CONFIG_BOARD_EARLY_INIT_F
  335. int board_early_init_f(void)
  336. {
  337. int err;
  338. err = board_uart_init();
  339. if (err) {
  340. debug("UART init failed\n");
  341. return err;
  342. }
  343. #ifdef CONFIG_SYS_I2C_INIT_BOARD
  344. board_i2c_init(gd->fdt_blob);
  345. #endif
  346. return err;
  347. }
  348. #endif
  349. #ifdef CONFIG_LCD
  350. void cfg_lcd_gpio(void)
  351. {
  352. struct exynos5_gpio_part1 *gpio1 =
  353. (struct exynos5_gpio_part1 *) samsung_get_base_gpio_part1();
  354. /* For Backlight */
  355. s5p_gpio_cfg_pin(&gpio1->b2, 0, GPIO_OUTPUT);
  356. s5p_gpio_set_value(&gpio1->b2, 0, 1);
  357. /* LCD power on */
  358. s5p_gpio_cfg_pin(&gpio1->x1, 5, GPIO_OUTPUT);
  359. s5p_gpio_set_value(&gpio1->x1, 5, 1);
  360. /* Set Hotplug detect for DP */
  361. s5p_gpio_cfg_pin(&gpio1->x0, 7, GPIO_FUNC(0x3));
  362. }
  363. vidinfo_t panel_info = {
  364. .vl_freq = 60,
  365. .vl_col = 2560,
  366. .vl_row = 1600,
  367. .vl_width = 2560,
  368. .vl_height = 1600,
  369. .vl_clkp = CONFIG_SYS_LOW,
  370. .vl_hsp = CONFIG_SYS_LOW,
  371. .vl_vsp = CONFIG_SYS_LOW,
  372. .vl_dp = CONFIG_SYS_LOW,
  373. .vl_bpix = 4, /* LCD_BPP = 2^4, for output conosle on LCD */
  374. /* wDP panel timing infomation */
  375. .vl_hspw = 32,
  376. .vl_hbpd = 80,
  377. .vl_hfpd = 48,
  378. .vl_vspw = 6,
  379. .vl_vbpd = 37,
  380. .vl_vfpd = 3,
  381. .vl_cmd_allow_len = 0xf,
  382. .win_id = 3,
  383. .cfg_gpio = cfg_lcd_gpio,
  384. .backlight_on = NULL,
  385. .lcd_power_on = NULL,
  386. .reset_lcd = NULL,
  387. .dual_lcd_enabled = 0,
  388. .init_delay = 0,
  389. .power_on_delay = 0,
  390. .reset_delay = 0,
  391. .interface_mode = FIMD_RGB_INTERFACE,
  392. .dp_enabled = 1,
  393. };
  394. static struct edp_device_info edp_info = {
  395. .disp_info = {
  396. .h_res = 2560,
  397. .h_sync_width = 32,
  398. .h_back_porch = 80,
  399. .h_front_porch = 48,
  400. .v_res = 1600,
  401. .v_sync_width = 6,
  402. .v_back_porch = 37,
  403. .v_front_porch = 3,
  404. .v_sync_rate = 60,
  405. },
  406. .lt_info = {
  407. .lt_status = DP_LT_NONE,
  408. },
  409. .video_info = {
  410. .master_mode = 0,
  411. .bist_mode = DP_DISABLE,
  412. .bist_pattern = NO_PATTERN,
  413. .h_sync_polarity = 0,
  414. .v_sync_polarity = 0,
  415. .interlaced = 0,
  416. .color_space = COLOR_RGB,
  417. .dynamic_range = VESA,
  418. .ycbcr_coeff = COLOR_YCBCR601,
  419. .color_depth = COLOR_8,
  420. },
  421. };
  422. static struct exynos_dp_platform_data dp_platform_data = {
  423. .phy_enable = set_dp_phy_ctrl,
  424. .edp_dev_info = &edp_info,
  425. };
  426. void init_panel_info(vidinfo_t *vid)
  427. {
  428. vid->rgb_mode = MODE_RGB_P,
  429. exynos_set_dp_platform_data(&dp_platform_data);
  430. }
  431. #endif