mx53smd.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * (C) Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx5x_pins.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <asm/arch/crm_regs.h>
  28. #include <asm/arch/iomux.h>
  29. #include <asm/errno.h>
  30. #include <netdev.h>
  31. #include <mmc.h>
  32. #include <fsl_esdhc.h>
  33. #include <mxc_gpio.h>
  34. DECLARE_GLOBAL_DATA_PTR;
  35. u32 get_board_rev(void)
  36. {
  37. return get_cpu_rev();
  38. }
  39. int dram_init(void)
  40. {
  41. u32 size1, size2;
  42. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  43. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  44. gd->ram_size = size1 + size2;
  45. return 0;
  46. }
  47. void dram_init_banksize(void)
  48. {
  49. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  50. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  51. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  52. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  53. }
  54. static void setup_iomux_uart(void)
  55. {
  56. /* UART1 RXD */
  57. mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2);
  58. mxc_iomux_set_pad(MX53_PIN_CSI0_D11,
  59. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  60. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  61. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  62. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  63. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1);
  64. /* UART1 TXD */
  65. mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2);
  66. mxc_iomux_set_pad(MX53_PIN_CSI0_D10,
  67. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  68. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  69. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  70. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  71. }
  72. static void setup_iomux_fec(void)
  73. {
  74. /*FEC_MDIO*/
  75. mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0);
  76. mxc_iomux_set_pad(MX53_PIN_FEC_MDIO,
  77. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  78. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  79. PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE);
  80. mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1);
  81. /*FEC_MDC*/
  82. mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0);
  83. mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH);
  84. /* FEC RXD1 */
  85. mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0);
  86. mxc_iomux_set_pad(MX53_PIN_FEC_RXD1,
  87. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  88. /* FEC RXD0 */
  89. mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0);
  90. mxc_iomux_set_pad(MX53_PIN_FEC_RXD0,
  91. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  92. /* FEC TXD1 */
  93. mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0);
  94. mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH);
  95. /* FEC TXD0 */
  96. mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0);
  97. mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH);
  98. /* FEC TX_EN */
  99. mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0);
  100. mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH);
  101. /* FEC TX_CLK */
  102. mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0);
  103. mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK,
  104. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  105. /* FEC RX_ER */
  106. mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0);
  107. mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER,
  108. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  109. /* FEC CRS */
  110. mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0);
  111. mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV,
  112. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  113. }
  114. #ifdef CONFIG_FSL_ESDHC
  115. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  116. {MMC_SDHC1_BASE_ADDR, 1},
  117. };
  118. int board_mmc_getcd(u8 *cd, struct mmc *mmc)
  119. {
  120. *cd = mxc_gpio_get(77); /*GPIO3_13*/
  121. return 0;
  122. }
  123. int board_mmc_init(bd_t *bis)
  124. {
  125. u32 index;
  126. s32 status = 0;
  127. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  128. switch (index) {
  129. case 0:
  130. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  131. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  132. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  133. IOMUX_CONFIG_ALT0);
  134. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  135. IOMUX_CONFIG_ALT0);
  136. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  137. IOMUX_CONFIG_ALT0);
  138. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  139. IOMUX_CONFIG_ALT0);
  140. mxc_request_iomux(MX53_PIN_EIM_DA13,
  141. IOMUX_CONFIG_ALT1);
  142. mxc_iomux_set_pad(MX53_PIN_SD1_CMD,
  143. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  144. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  145. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  146. mxc_iomux_set_pad(MX53_PIN_SD1_CLK,
  147. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  148. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  149. PAD_CTL_DRV_HIGH);
  150. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0,
  151. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  152. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  153. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  154. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1,
  155. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  156. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  157. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  158. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2,
  159. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  160. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  161. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  162. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3,
  163. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  164. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  165. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  166. break;
  167. default:
  168. printf("Warning: you configured more ESDHC controller"
  169. "(%d) as supported by the board(1)\n",
  170. CONFIG_SYS_FSL_ESDHC_NUM);
  171. return status;
  172. }
  173. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  174. }
  175. return status;
  176. }
  177. #endif
  178. int board_early_init_f(void)
  179. {
  180. setup_iomux_uart();
  181. setup_iomux_fec();
  182. return 0;
  183. }
  184. int board_init(void)
  185. {
  186. gd->bd->bi_arch_number = MACH_TYPE_MX53_SMD;
  187. /* address of boot parameters */
  188. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  189. return 0;
  190. }
  191. int checkboard(void)
  192. {
  193. puts("Board: MX53SMD\n");
  194. return 0;
  195. }