stxxtc.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Dan Malek, Embedded Edge, LLC, dan@embeddededge.com
  25. * U-Boot port on STx XTc 8xx board
  26. * Mostly copied from Panto's NETTA2 board.
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MPC875 1 /* This is a MPC875 CPU */
  35. #define CONFIG_STXXTC 1 /* ...on a STx XTc board */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115.2kbps */
  40. #define CONFIG_XIN 10000000 /* 10 MHz input xtal */
  41. /* Select one of few clock rates defined later in this file.
  42. */
  43. /* #define MPC8XX_HZ 50000000 */
  44. #define MPC8XX_HZ 66666666
  45. #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ
  46. #if 0
  47. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  48. #else
  49. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  50. #endif
  51. #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */
  52. #undef CONFIG_BOOTARGS
  53. #define CONFIG_BOOTCOMMAND \
  54. "tftpboot; " \
  55. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  56. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  57. "bootm"
  58. #define CONFIG_AUTOSCRIPT
  59. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  60. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  61. #undef CONFIG_WATCHDOG /* watchdog disabled */
  62. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  63. #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
  64. /*
  65. * BOOTP options
  66. */
  67. #define CONFIG_BOOTP_SUBNETMASK
  68. #define CONFIG_BOOTP_GATEWAY
  69. #define CONFIG_BOOTP_HOSTNAME
  70. #define CONFIG_BOOTP_BOOTPATH
  71. #define CONFIG_BOOTP_BOOTFILESIZE
  72. #define CONFIG_BOOTP_NISDOMAIN
  73. #undef CONFIG_MAC_PARTITION
  74. #undef CONFIG_DOS_PARTITION
  75. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  76. #define CONFIG_NET_MULTI 1 /* the only way to get the FEC in */
  77. #define FEC_ENET 1 /* eth.c needs it that way... */
  78. #undef CFG_DISCOVER_PHY
  79. #define CONFIG_MII 1
  80. #define CONFIG_MII_INIT 1
  81. #undef CONFIG_RMII
  82. #define CONFIG_ETHER_ON_FEC1 1
  83. #define CONFIG_FEC1_PHY 1 /* phy address of FEC */
  84. #undef CONFIG_FEC1_PHY_NORXERR
  85. #define CONFIG_ETHER_ON_FEC2 1
  86. #define CONFIG_FEC2_PHY 3
  87. #undef CONFIG_FEC2_PHY_NORXERR
  88. #define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
  89. /*
  90. * Command line configuration.
  91. */
  92. #include <config_cmd_default.h>
  93. #define CONFIG_CMD_DHCP
  94. #define CONFIG_CMD_MII
  95. #define CONFIG_CMD_NAND
  96. #define CONFIG_CMD_NFS
  97. #define CONFIG_CMD_PING
  98. #define CONFIG_BOARD_EARLY_INIT_F 1
  99. #define CONFIG_MISC_INIT_R
  100. /*
  101. * Miscellaneous configurable options
  102. */
  103. #define CFG_LONGHELP /* undef to save memory */
  104. #define CFG_PROMPT "xtc> " /* Monitor Command Prompt */
  105. #define CFG_HUSH_PARSER 1
  106. #define CFG_PROMPT_HUSH_PS2 "> "
  107. #if defined(CONFIG_CMD_KGDB)
  108. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  109. #else
  110. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  111. #endif
  112. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  113. #define CFG_MAXARGS 16 /* max number of command args */
  114. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  115. #define CFG_MEMTEST_START 0x0300000 /* memtest works on */
  116. #define CFG_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
  117. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  118. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  119. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  120. /*
  121. * Low Level Configuration Settings
  122. * (address mappings, register initial values, etc.)
  123. * You should know what you are doing if you make changes here.
  124. */
  125. /*-----------------------------------------------------------------------
  126. * Internal Memory Mapped Register
  127. */
  128. #define CFG_IMMR 0xFF000000
  129. /*-----------------------------------------------------------------------
  130. * Definitions for initial stack pointer and data area (in DPRAM)
  131. */
  132. #define CFG_INIT_RAM_ADDR CFG_IMMR
  133. #define CFG_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
  134. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  135. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  136. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  137. /*-----------------------------------------------------------------------
  138. * Start addresses for the final memory configuration
  139. * (Set up by the startup code)
  140. * Please note that CFG_SDRAM_BASE _must_ start at 0
  141. */
  142. #define CFG_SDRAM_BASE 0x00000000
  143. #define CFG_FLASH_BASE 0x40000000
  144. #if defined(DEBUG)
  145. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  146. #else
  147. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  148. #endif
  149. /* yes this is weird, I know :) */
  150. #define CFG_MONITOR_BASE (CFG_FLASH_BASE | 0x00F00000)
  151. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  152. #define CFG_RESET_ADDRESS 0x80000000
  153. /*
  154. * For booting Linux, the board info and command line data
  155. * have to be in the first 8 MB of memory, since this is
  156. * the maximum mapped by the Linux kernel during initialization.
  157. */
  158. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  159. /*-----------------------------------------------------------------------
  160. * FLASH organization
  161. */
  162. #define CFG_ENV_IS_IN_FLASH 1
  163. #define CFG_ENV_SECT_SIZE 0x10000
  164. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00000000)
  165. #define CFG_ENV_OFFSET 0
  166. #define CFG_ENV_SIZE 0x4000
  167. #define CFG_ENV_ADDR_REDUND (CFG_FLASH_BASE + 0x00010000)
  168. #define CFG_ENV_OFFSET_REDUND 0
  169. #define CFG_ENV_SIZE_REDUND CFG_ENV_SIZE
  170. #define CFG_FLASH_CFI 1
  171. #define CFG_FLASH_CFI_DRIVER 1
  172. #undef CFG_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
  173. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  174. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  175. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLASH_BASE + 0x2000000 }
  176. #define CFG_FLASH_PROTECTION
  177. /*-----------------------------------------------------------------------
  178. * Cache Configuration
  179. */
  180. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  181. #if defined(CONFIG_CMD_KGDB)
  182. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  183. #endif
  184. /*-----------------------------------------------------------------------
  185. * SYPCR - System Protection Control 11-9
  186. * SYPCR can only be written once after reset!
  187. *-----------------------------------------------------------------------
  188. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  189. */
  190. #if defined(CONFIG_WATCHDOG)
  191. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  192. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  193. #else
  194. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  195. #endif
  196. /*-----------------------------------------------------------------------
  197. * SIUMCR - SIU Module Configuration 11-6
  198. *-----------------------------------------------------------------------
  199. * PCMCIA config., multi-function pin tri-state
  200. */
  201. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC | SIUMCR_GB5E)
  202. /*-----------------------------------------------------------------------
  203. * TBSCR - Time Base Status and Control 11-26
  204. *-----------------------------------------------------------------------
  205. * Clear Reference Interrupt Status, Timebase freezing enabled
  206. */
  207. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  208. /*-----------------------------------------------------------------------
  209. * RTCSC - Real-Time Clock Status and Control Register 11-27
  210. *-----------------------------------------------------------------------
  211. */
  212. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  213. /*-----------------------------------------------------------------------
  214. * PISCR - Periodic Interrupt Status and Control 11-31
  215. *-----------------------------------------------------------------------
  216. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  217. */
  218. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  219. /*-----------------------------------------------------------------------
  220. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  221. *-----------------------------------------------------------------------
  222. * Reset PLL lock status sticky bit, timer expired status bit and timer
  223. * interrupt status bit
  224. *
  225. */
  226. #if CONFIG_XIN == 10000000
  227. #if MPC8XX_HZ == 50000000
  228. #define CFG_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  229. (1 << PLPRCR_S_SHIFT) | (10 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
  230. PLPRCR_TEXPS)
  231. #elif MPC8XX_HZ == 66666666
  232. #define CFG_PLPRCR ((1 << PLPRCR_MFN_SHIFT) | (2 << PLPRCR_MFD_SHIFT) | \
  233. (1 << PLPRCR_S_SHIFT) | (13 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
  234. PLPRCR_TEXPS)
  235. #else
  236. #error unsupported CPU freq for XIN = 10MHz
  237. #endif
  238. #else
  239. #error unsupported freq for XIN (must be 10MHz)
  240. #endif
  241. /*
  242. *-----------------------------------------------------------------------
  243. * SCCR - System Clock and reset Control Register 15-27
  244. *-----------------------------------------------------------------------
  245. * Set clock output, timebase and RTC source and divider,
  246. * power management and some other internal clocks
  247. *
  248. * Note: When TBS == 0 the timebase is independent of current cpu clock.
  249. */
  250. #define SCCR_MASK SCCR_EBDF11
  251. #if MPC8XX_HZ > 66666666
  252. #define CFG_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
  253. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  254. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  255. SCCR_DFALCD00 | SCCR_EBDF01)
  256. #else
  257. #define CFG_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
  258. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  259. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  260. SCCR_DFALCD00)
  261. #endif
  262. /*-----------------------------------------------------------------------
  263. *
  264. *-----------------------------------------------------------------------
  265. *
  266. */
  267. /*#define CFG_DER 0x2002000F*/
  268. #define CFG_DER 0
  269. /*
  270. * Init Memory Controller:
  271. *
  272. * BR0/1 and OR0/1 (FLASH)
  273. */
  274. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  275. #define FLASH_BASE1_PRELIM 0x42000000 /* FLASH bank #1 */
  276. /* used to re-map FLASH both when starting from SRAM or FLASH:
  277. * restrict access enough to keep SRAM working (if any)
  278. * but not too much to meddle with FLASH accesses
  279. */
  280. #define FLASH_BANK_MAX_SIZE 0x01000000 /* max size per chip */
  281. #define CFG_REMAP_OR_AM 0x80000000
  282. #define CFG_PRELIM_OR_AM (0xFFFFFFFFLU & ~(FLASH_BANK_MAX_SIZE - 1))
  283. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  284. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
  285. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  286. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  287. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  288. #define CFG_OR1_PRELIM ((0xFFFFFFFFLU & ~(FLASH_BANK_MAX_SIZE - 1)) | CFG_OR_TIMING_FLASH)
  289. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  290. /*
  291. * BR4 and OR4 (SDRAM)
  292. *
  293. */
  294. #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
  295. #define SDRAM_MAX_SIZE (256 << 20) /* max 256MB per bank */
  296. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  297. #define CFG_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS)
  298. #define CFG_OR4_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CFG_OR_TIMING_SDRAM)
  299. #define CFG_BR4_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_PS_32 | BR_V)
  300. /*
  301. * Memory Periodic Timer Prescaler
  302. */
  303. /*
  304. * Memory Periodic Timer Prescaler
  305. *
  306. * The Divider for PTA (refresh timer) configuration is based on an
  307. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  308. * the number of chip selects (NCS) and the actually needed refresh
  309. * rate is done by setting MPTPR.
  310. *
  311. * PTA is calculated from
  312. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  313. *
  314. * gclk CPU clock (not bus clock!)
  315. * Trefresh Refresh cycle * 4 (four word bursts used)
  316. *
  317. * 4096 Rows from SDRAM example configuration
  318. * 1000 factor s -> ms
  319. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  320. * 4 Number of refresh cycles per period
  321. * 64 Refresh cycle in ms per number of rows
  322. * --------------------------------------------
  323. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  324. *
  325. * 50 MHz => 50.000.000 / Divider = 98
  326. * 66 Mhz => 66.000.000 / Divider = 129
  327. * 80 Mhz => 80.000.000 / Divider = 156
  328. */
  329. #define CFG_MAMR_PTA 234
  330. /*
  331. * For 16 MBit, refresh rates could be 31.3 us
  332. * (= 64 ms / 2K = 125 / quad bursts).
  333. * For a simpler initialization, 15.6 us is used instead.
  334. *
  335. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  336. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  337. */
  338. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  339. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  340. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  341. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  342. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  343. /*
  344. * MAMR settings for SDRAM
  345. */
  346. /* 8 column SDRAM */
  347. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  348. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  349. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  350. /* 9 column SDRAM */
  351. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  352. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  353. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  354. /*
  355. * Internal Definitions
  356. *
  357. * Boot Flags
  358. */
  359. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  360. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  361. #define CONFIG_LAST_STAGE_INIT /* needed to reset the damn phys */
  362. /****************************************************************/
  363. #define NAND_SIZE 0x00010000 /* 64K */
  364. #define NAND_BASE 0xF1000000
  365. /****************************************************************/
  366. /* NAND */
  367. #define CFG_NAND_LEGACY
  368. #define CFG_NAND_BASE NAND_BASE
  369. #define CONFIG_MTD_NAND_ECC_JFFS2
  370. #define CONFIG_MTD_NAND_VERIFY_WRITE
  371. #define CONFIG_MTD_NAND_UNSAFE
  372. #define CFG_MAX_NAND_DEVICE 1
  373. #undef NAND_NO_RB
  374. #define SECTORSIZE 512
  375. #define ADDR_COLUMN 1
  376. #define ADDR_PAGE 2
  377. #define ADDR_COLUMN_PAGE 3
  378. #define NAND_ChipID_UNKNOWN 0x00
  379. #define NAND_MAX_FLOORS 1
  380. #define NAND_MAX_CHIPS 1
  381. /* ALE = PC15, CLE = PB23, CE = PA7, F_RY_BY = PA6 */
  382. #define NAND_DISABLE_CE(nand) \
  383. do { \
  384. (((volatile immap_t *)CFG_IMMR)->im_ioport.iop_padat) |= (1 << (15 - 7)); \
  385. } while(0)
  386. #define NAND_ENABLE_CE(nand) \
  387. do { \
  388. (((volatile immap_t *)CFG_IMMR)->im_ioport.iop_padat) &= ~(1 << (15 - 7)); \
  389. } while(0)
  390. #define NAND_CTL_CLRALE(nandptr) \
  391. do { \
  392. (((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pcdat) &= ~(1 << (15 - 15)); \
  393. } while(0)
  394. #define NAND_CTL_SETALE(nandptr) \
  395. do { \
  396. (((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pcdat) |= (1 << (15 - 15)); \
  397. } while(0)
  398. #define NAND_CTL_CLRCLE(nandptr) \
  399. do { \
  400. (((volatile immap_t *)CFG_IMMR)->im_cpm.cp_pbdat) &= ~(1 << (31 - 23)); \
  401. } while(0)
  402. #define NAND_CTL_SETCLE(nandptr) \
  403. do { \
  404. (((volatile immap_t *)CFG_IMMR)->im_cpm.cp_pbdat) |= (1 << (31 - 23)); \
  405. } while(0)
  406. #ifndef NAND_NO_RB
  407. #define NAND_WAIT_READY(nand) \
  408. do { \
  409. int _tries = 0; \
  410. while ((((volatile immap_t *)CFG_IMMR)->im_ioport.iop_padat & (1 << (15 - 6))) == 0) \
  411. if (++_tries > 100000) \
  412. break; \
  413. } while (0)
  414. #else
  415. #define NAND_WAIT_READY(nand) udelay(12)
  416. #endif
  417. #define WRITE_NAND_COMMAND(d, adr) \
  418. do { \
  419. *(volatile unsigned char *)((unsigned long)(adr)) = (unsigned char)(d); \
  420. } while(0)
  421. #define WRITE_NAND_ADDRESS(d, adr) \
  422. do { \
  423. *(volatile unsigned char *)((unsigned long)(adr)) = (unsigned char)(d); \
  424. } while(0)
  425. #define WRITE_NAND(d, adr) \
  426. do { \
  427. *(volatile unsigned char *)((unsigned long)(adr)) = (unsigned char)(d); \
  428. } while(0)
  429. #define READ_NAND(adr) \
  430. ((unsigned char)(*(volatile unsigned char *)(unsigned long)(adr)))
  431. /*****************************************************************************/
  432. #define CFG_DIRECT_FLASH_TFTP
  433. #define CFG_DIRECT_NAND_TFTP
  434. /*****************************************************************************/
  435. /* Status Leds are on the MODCK pins, which become the PCMCIA PGCRB,
  436. * CxOE and CxRESET. We use the CxOE.
  437. */
  438. #define STATUS_LED_BIT 0x00000080 /* bit 24 */
  439. #define STATUS_LED_PERIOD (CFG_HZ / 2)
  440. #define STATUS_LED_STATE STATUS_LED_BLINKING
  441. #define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
  442. #define STATUS_LED_BOOT 0 /* LED 0 used for boot status */
  443. #ifndef __ASSEMBLY__
  444. /* LEDs */
  445. /* led_id_t is unsigned int mask */
  446. typedef unsigned int led_id_t;
  447. #define __led_toggle(_msk) \
  448. do { \
  449. ((volatile immap_t *)CFG_IMMR)->im_pcmcia.pcmc_pgcrb ^= (_msk); \
  450. } while(0)
  451. #define __led_set(_msk, _st) \
  452. do { \
  453. if ((_st)) \
  454. ((volatile immap_t *)CFG_IMMR)->im_pcmcia.pcmc_pgcrb |= (_msk); \
  455. else \
  456. ((volatile immap_t *)CFG_IMMR)->im_pcmcia.pcmc_pgcrb &= ~(_msk); \
  457. } while(0)
  458. #define __led_init(msk, st) __led_set(msk, st)
  459. #endif
  460. /******************************************************************************/
  461. #define CFG_CONSOLE_IS_IN_ENV 1
  462. #define CFG_CONSOLE_OVERWRITE_ROUTINE 1
  463. #define CFG_CONSOLE_ENV_OVERWRITE 1
  464. /******************************************************************************/
  465. /* use board specific hardware */
  466. #undef CONFIG_WATCHDOG /* watchdog disabled */
  467. #define CONFIG_HW_WATCHDOG
  468. #define CONFIG_SHOW_ACTIVITY
  469. /*****************************************************************************/
  470. #define CONFIG_AUTO_COMPLETE 1
  471. #define CONFIG_CRC32_VERIFY 1
  472. #define CONFIG_HUSH_OLD_PARSER_COMPATIBLE 1
  473. /*****************************************************************************/
  474. /* pass open firmware flattened device tree */
  475. #define CONFIG_OF_LIBFDT 1
  476. #define OF_CPU "PowerPC,MPC870@0"
  477. #define OF_TBCLK (MPC8XX_HZ / 16)
  478. #endif /* __CONFIG_H */