mpc8641hpcn.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Copyright 2006, 2007 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <pci.h>
  24. #include <asm/processor.h>
  25. #include <asm/immap_86xx.h>
  26. #include <spd.h>
  27. #include <asm/io.h>
  28. #if defined(CONFIG_OF_FLAT_TREE)
  29. #include <ft_build.h>
  30. extern void ft_cpu_setup(void *blob, bd_t *bd);
  31. #endif
  32. #include "../freescale/common/pixis.h"
  33. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  34. extern void ddr_enable_ecc(unsigned int dram_size);
  35. #endif
  36. #if defined(CONFIG_SPD_EEPROM)
  37. #include "spd_sdram.h"
  38. #endif
  39. void sdram_init(void);
  40. long int fixed_sdram(void);
  41. int board_early_init_f(void)
  42. {
  43. return 0;
  44. }
  45. int checkboard(void)
  46. {
  47. puts("Board: MPC8641HPCN\n");
  48. #ifdef CONFIG_PCI
  49. volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
  50. volatile ccsr_gur_t *gur = &immap->im_gur;
  51. volatile ccsr_pex_t *pex1 = &immap->im_pex1;
  52. uint devdisr = gur->devdisr;
  53. uint io_sel = (gur->pordevsr & MPC86xx_PORDEVSR_IO_SEL) >> 16;
  54. #ifdef DEBUG
  55. uint host1_agent = (gur->porbmsr & MPC86xx_PORBMSR_HA) >> 17;
  56. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  57. #endif
  58. if ((io_sel == 2 || io_sel == 3 || io_sel == 5
  59. || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
  60. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  61. debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
  62. debug("0x%08x=0x%08x ", &pex1->pme_msg_det, pex1->pme_msg_det);
  63. if (pex1->pme_msg_det) {
  64. pex1->pme_msg_det = 0xffffffff;
  65. debug(" with errors. Clearing. Now 0x%08x",
  66. pex1->pme_msg_det);
  67. }
  68. debug("\n");
  69. } else {
  70. puts("PCI-EXPRESS 1: Disabled\n");
  71. }
  72. #else
  73. puts("PCI-EXPRESS1: Disabled\n");
  74. #endif
  75. return 0;
  76. }
  77. long int
  78. initdram(int board_type)
  79. {
  80. long dram_size = 0;
  81. #if defined(CONFIG_SPD_EEPROM)
  82. dram_size = spd_sdram();
  83. #else
  84. dram_size = fixed_sdram();
  85. #endif
  86. #if defined(CFG_RAMBOOT)
  87. puts(" DDR: ");
  88. return dram_size;
  89. #endif
  90. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  91. /*
  92. * Initialize and enable DDR ECC.
  93. */
  94. ddr_enable_ecc(dram_size);
  95. #endif
  96. puts(" DDR: ");
  97. return dram_size;
  98. }
  99. #if defined(CFG_DRAM_TEST)
  100. int
  101. testdram(void)
  102. {
  103. uint *pstart = (uint *) CFG_MEMTEST_START;
  104. uint *pend = (uint *) CFG_MEMTEST_END;
  105. uint *p;
  106. puts("SDRAM test phase 1:\n");
  107. for (p = pstart; p < pend; p++)
  108. *p = 0xaaaaaaaa;
  109. for (p = pstart; p < pend; p++) {
  110. if (*p != 0xaaaaaaaa) {
  111. printf("SDRAM test fails at: %08x\n", (uint) p);
  112. return 1;
  113. }
  114. }
  115. puts("SDRAM test phase 2:\n");
  116. for (p = pstart; p < pend; p++)
  117. *p = 0x55555555;
  118. for (p = pstart; p < pend; p++) {
  119. if (*p != 0x55555555) {
  120. printf("SDRAM test fails at: %08x\n", (uint) p);
  121. return 1;
  122. }
  123. }
  124. puts("SDRAM test passed.\n");
  125. return 0;
  126. }
  127. #endif
  128. #if !defined(CONFIG_SPD_EEPROM)
  129. /*
  130. * Fixed sdram init -- doesn't use serial presence detect.
  131. */
  132. long int
  133. fixed_sdram(void)
  134. {
  135. #if !defined(CFG_RAMBOOT)
  136. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  137. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  138. ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
  139. ddr->cs0_config = CFG_DDR_CS0_CONFIG;
  140. ddr->ext_refrec = CFG_DDR_EXT_REFRESH;
  141. ddr->timing_cfg_0 = CFG_DDR_TIMING_0;
  142. ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
  143. ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
  144. ddr->sdram_mode_1 = CFG_DDR_MODE_1;
  145. ddr->sdram_mode_2 = CFG_DDR_MODE_2;
  146. ddr->sdram_interval = CFG_DDR_INTERVAL;
  147. ddr->sdram_data_init = CFG_DDR_DATA_INIT;
  148. ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL;
  149. ddr->sdram_ocd_cntl = CFG_DDR_OCD_CTRL;
  150. ddr->sdram_ocd_status = CFG_DDR_OCD_STATUS;
  151. #if defined (CONFIG_DDR_ECC)
  152. ddr->err_disable = 0x0000008D;
  153. ddr->err_sbe = 0x00ff0000;
  154. #endif
  155. asm("sync;isync");
  156. udelay(500);
  157. #if defined (CONFIG_DDR_ECC)
  158. /* Enable ECC checking */
  159. ddr->sdram_cfg_1 = (CFG_DDR_CONTROL | 0x20000000);
  160. #else
  161. ddr->sdram_cfg_1 = CFG_DDR_CONTROL;
  162. ddr->sdram_cfg_2 = CFG_DDR_CONTROL2;
  163. #endif
  164. asm("sync; isync");
  165. udelay(500);
  166. #endif
  167. return CFG_SDRAM_SIZE * 1024 * 1024;
  168. }
  169. #endif /* !defined(CONFIG_SPD_EEPROM) */
  170. #if defined(CONFIG_PCI)
  171. /*
  172. * Initialize PCI Devices, report devices found.
  173. */
  174. #ifndef CONFIG_PCI_PNP
  175. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  176. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  177. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  178. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  179. PCI_ENET0_MEMADDR,
  180. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}},
  181. {}
  182. };
  183. #endif
  184. static struct pci_controller hose = {
  185. #ifndef CONFIG_PCI_PNP
  186. config_table:pci_mpc86xxcts_config_table,
  187. #endif
  188. };
  189. #endif /* CONFIG_PCI */
  190. void pci_init_board(void)
  191. {
  192. #ifdef CONFIG_PCI
  193. extern void pci_mpc86xx_init(struct pci_controller *hose);
  194. pci_mpc86xx_init(&hose);
  195. #endif /* CONFIG_PCI */
  196. }
  197. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  198. void
  199. ft_board_setup(void *blob, bd_t *bd)
  200. {
  201. u32 *p;
  202. int len;
  203. ft_cpu_setup(blob, bd);
  204. p = ft_get_prop(blob, "/memory/reg", &len);
  205. if (p != NULL) {
  206. *p++ = cpu_to_be32(bd->bi_memstart);
  207. *p = cpu_to_be32(bd->bi_memsize);
  208. }
  209. }
  210. #endif
  211. /*
  212. * get_board_sys_clk
  213. * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
  214. */
  215. unsigned long
  216. get_board_sys_clk(ulong dummy)
  217. {
  218. u8 i, go_bit, rd_clks;
  219. ulong val = 0;
  220. go_bit = in8(PIXIS_BASE + PIXIS_VCTL);
  221. go_bit &= 0x01;
  222. rd_clks = in8(PIXIS_BASE + PIXIS_VCFGEN0);
  223. rd_clks &= 0x1C;
  224. /*
  225. * Only if both go bit and the SCLK bit in VCFGEN0 are set
  226. * should we be using the AUX register. Remember, we also set the
  227. * GO bit to boot from the alternate bank on the on-board flash
  228. */
  229. if (go_bit) {
  230. if (rd_clks == 0x1c)
  231. i = in8(PIXIS_BASE + PIXIS_AUX);
  232. else
  233. i = in8(PIXIS_BASE + PIXIS_SPD);
  234. } else {
  235. i = in8(PIXIS_BASE + PIXIS_SPD);
  236. }
  237. i &= 0x07;
  238. switch (i) {
  239. case 0:
  240. val = 33000000;
  241. break;
  242. case 1:
  243. val = 40000000;
  244. break;
  245. case 2:
  246. val = 50000000;
  247. break;
  248. case 3:
  249. val = 66000000;
  250. break;
  251. case 4:
  252. val = 83000000;
  253. break;
  254. case 5:
  255. val = 100000000;
  256. break;
  257. case 6:
  258. val = 134000000;
  259. break;
  260. case 7:
  261. val = 166000000;
  262. break;
  263. }
  264. return val;
  265. }