clk.h 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. /*
  2. * Copyright (C) 2006 Atmel Corporation
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #ifndef __ASM_AVR32_ARCH_CLK_H__
  23. #define __ASM_AVR32_ARCH_CLK_H__
  24. #include <asm/arch/chip-features.h>
  25. #ifdef CONFIG_PLL
  26. #define MAIN_CLK_RATE ((CFG_OSC0_HZ / CFG_PLL0_DIV) * CFG_PLL0_MUL)
  27. #else
  28. #define MAIN_CLK_RATE (CFG_OSC0_HZ)
  29. #endif
  30. static inline unsigned long get_cpu_clk_rate(void)
  31. {
  32. return MAIN_CLK_RATE >> CFG_CLKDIV_CPU;
  33. }
  34. static inline unsigned long get_hsb_clk_rate(void)
  35. {
  36. return MAIN_CLK_RATE >> CFG_CLKDIV_HSB;
  37. }
  38. static inline unsigned long get_pba_clk_rate(void)
  39. {
  40. return MAIN_CLK_RATE >> CFG_CLKDIV_PBA;
  41. }
  42. static inline unsigned long get_pbb_clk_rate(void)
  43. {
  44. return MAIN_CLK_RATE >> CFG_CLKDIV_PBB;
  45. }
  46. /* Accessors for specific devices. More will be added as needed. */
  47. static inline unsigned long get_sdram_clk_rate(void)
  48. {
  49. return get_hsb_clk_rate();
  50. }
  51. #ifdef AT32AP700x_CHIP_HAS_USART
  52. static inline unsigned long get_usart_clk_rate(unsigned int dev_id)
  53. {
  54. return get_pba_clk_rate();
  55. }
  56. #endif
  57. #ifdef AT32AP700x_CHIP_HAS_MACB
  58. static inline unsigned long get_macb_pclk_rate(unsigned int dev_id)
  59. {
  60. return get_pbb_clk_rate();
  61. }
  62. static inline unsigned long get_macb_hclk_rate(unsigned int dev_id)
  63. {
  64. return get_hsb_clk_rate();
  65. }
  66. #endif
  67. #ifdef AT32AP700x_CHIP_HAS_MMCI
  68. static inline unsigned long get_mci_clk_rate(void)
  69. {
  70. return get_pbb_clk_rate();
  71. }
  72. #endif
  73. /* Board code may need the SDRAM base clock as a compile-time constant */
  74. #define SDRAMC_BUS_HZ (MAIN_CLK_RATE >> CFG_CLKDIV_HSB)
  75. #endif /* __ASM_AVR32_ARCH_CLK_H__ */