du405.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include "du405.h"
  25. #include <asm/processor.h>
  26. #include <asm/ppc4xx.h>
  27. #include <asm/ppc4xx-i2c.h>
  28. #include <command.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. extern void lxt971_no_sleep(void);
  31. #if 0
  32. #define FPGA_DEBUG
  33. #endif
  34. #if 0
  35. #define FPGA_DEBUG2
  36. #endif
  37. /* fpga configuration data - generated by bin2cc */
  38. const unsigned char fpgadata[] = {
  39. #include "fpgadata.c"
  40. };
  41. /*
  42. * include common fpga code (for esd boards)
  43. */
  44. #include "../common/fpga.c"
  45. int board_early_init_f (void)
  46. {
  47. int index, len, i;
  48. int status;
  49. #ifdef FPGA_DEBUG
  50. /* set up serial port with default baudrate */
  51. (void) get_clocks ();
  52. gd->baudrate = CONFIG_BAUDRATE;
  53. serial_init ();
  54. console_init_f ();
  55. #endif
  56. /*
  57. * Boot onboard FPGA
  58. */
  59. status = fpga_boot ((unsigned char *) fpgadata, sizeof (fpgadata));
  60. if (status != 0) {
  61. /* booting FPGA failed */
  62. #ifndef FPGA_DEBUG
  63. /* set up serial port with default baudrate */
  64. (void) get_clocks ();
  65. gd->baudrate = CONFIG_BAUDRATE;
  66. serial_init ();
  67. console_init_f ();
  68. #endif
  69. printf ("\nFPGA: Booting failed ");
  70. switch (status) {
  71. case ERROR_FPGA_PRG_INIT_LOW:
  72. printf ("(Timeout: INIT not low after asserting PROGRAM*)\n ");
  73. break;
  74. case ERROR_FPGA_PRG_INIT_HIGH:
  75. printf ("(Timeout: INIT not high after deasserting PROGRAM*)\n ");
  76. break;
  77. case ERROR_FPGA_PRG_DONE:
  78. printf ("(Timeout: DONE not high after programming FPGA)\n ");
  79. break;
  80. }
  81. /* display infos on fpgaimage */
  82. index = 15;
  83. for (i = 0; i < 4; i++) {
  84. len = fpgadata[index];
  85. printf ("FPGA: %s\n", &(fpgadata[index + 1]));
  86. index += len + 3;
  87. }
  88. putc ('\n');
  89. /* delayed reboot */
  90. for (i = 20; i > 0; i--) {
  91. printf ("Rebooting in %2d seconds \r", i);
  92. for (index = 0; index < 1000; index++)
  93. udelay (1000);
  94. }
  95. putc ('\n');
  96. do_reset (NULL, 0, 0, NULL);
  97. }
  98. /*
  99. * IRQ 0-15 405GP internally generated; active high; level sensitive
  100. * IRQ 16 405GP internally generated; active low; level sensitive
  101. * IRQ 17-24 RESERVED
  102. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  103. * IRQ 26 (EXT IRQ 1) DUART_A; active high; level sensitive
  104. * IRQ 27 (EXT IRQ 2) DUART_B; active high; level sensitive
  105. * IRQ 28 (EXT IRQ 3) unused; active low; level sensitive
  106. * IRQ 29 (EXT IRQ 4) unused; active low; level sensitive
  107. * IRQ 30 (EXT IRQ 5) unused; active low; level sensitive
  108. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  109. */
  110. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  111. mtdcr (UIC0ER, 0x00000000); /* disable all ints */
  112. mtdcr (UIC0CR, 0x00000000); /* set all to be non-critical */
  113. mtdcr (UIC0PR, 0xFFFFFFB1); /* set int polarities */
  114. mtdcr (UIC0TR, 0x10000000); /* set int trigger levels */
  115. mtdcr (UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest priority */
  116. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  117. /*
  118. * EBC Configuration Register: set ready timeout to 100 us
  119. */
  120. mtebc (EBC0_CFG, 0xb8400000);
  121. return 0;
  122. }
  123. int misc_init_r (void)
  124. {
  125. unsigned long CPC0_CR0Reg;
  126. /*
  127. * Setup UART1 handshaking: use CTS instead of DSR
  128. */
  129. CPC0_CR0Reg = mfdcr(CPC0_CR0);
  130. mtdcr(CPC0_CR0, CPC0_CR0Reg | 0x00001000);
  131. return (0);
  132. }
  133. /*
  134. * Check Board Identity:
  135. */
  136. int checkboard (void)
  137. {
  138. int index;
  139. int len;
  140. char str[64];
  141. int i = getenv_f("serial#", str, sizeof (str));
  142. puts ("Board: ");
  143. if (i == -1) {
  144. puts ("### No HW ID - assuming DU405");
  145. } else {
  146. puts (str);
  147. }
  148. puts ("\nFPGA: ");
  149. /* display infos on fpgaimage */
  150. index = 15;
  151. for (i = 0; i < 4; i++) {
  152. len = fpgadata[index];
  153. printf ("%s ", &(fpgadata[index + 1]));
  154. index += len + 3;
  155. }
  156. putc ('\n');
  157. /*
  158. * Reset external DUART via FPGA
  159. */
  160. out_8((void *)FPGA_MODE_REG, 0xff); /* reset high active */
  161. out_8((void *)FPGA_MODE_REG, 0x00); /* low again */
  162. return 0;
  163. }
  164. void reset_phy(void)
  165. {
  166. #if defined(CONFIG_LXT971_NO_SLEEP)
  167. /*
  168. * Disable sleep mode in LXT971
  169. */
  170. lxt971_no_sleep();
  171. #endif
  172. }