apc405.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * (C) Copyright 2005-2008
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  4. *
  5. * (C) Copyright 2001-2003
  6. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <asm/processor.h>
  28. #include <asm/io.h>
  29. #include <command.h>
  30. #include <malloc.h>
  31. #include <flash.h>
  32. #include <asm/4xx_pci.h>
  33. #include <pci.h>
  34. DECLARE_GLOBAL_DATA_PTR;
  35. #undef FPGA_DEBUG
  36. extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]);
  37. extern void lxt971_no_sleep(void);
  38. extern ulong flash_get_size (ulong base, int banknum);
  39. int flash_banks = CONFIG_SYS_MAX_FLASH_BANKS_DETECT;
  40. /* fpga configuration data - gzip compressed and generated by bin2c */
  41. const unsigned char fpgadata[] =
  42. {
  43. #include "fpgadata.c"
  44. };
  45. /*
  46. * include common fpga code (for esd boards)
  47. */
  48. #include "../common/fpga.c"
  49. #ifdef CONFIG_LCD_USED
  50. /* logo bitmap data - gzip compressed and generated by bin2c */
  51. unsigned char logo_bmp[] =
  52. {
  53. #include "logo_640_480_24bpp.c"
  54. };
  55. /*
  56. * include common lcd code (for esd boards)
  57. */
  58. #include "../common/lcd.c"
  59. #include "../common/s1d13505_640_480_16bpp.h"
  60. #include "../common/s1d13806_640_480_16bpp.h"
  61. #endif /* CONFIG_LCD_USED */
  62. /*
  63. * include common auto-update code (for esd boards)
  64. */
  65. #include "../common/auto_update.h"
  66. au_image_t au_image[] = {
  67. {"preinst.img", 0, -1, AU_SCRIPT},
  68. {"u-boot.img", 0xfff80000, 0x00080000, AU_FIRMWARE | AU_PROTECT},
  69. {"pImage", 0xfe000000, 0x00100000, AU_NOR | AU_PROTECT},
  70. {"pImage.initrd", 0xfe100000, 0x00400000, AU_NOR | AU_PROTECT},
  71. {"work.img", 0xfe500000, 0x01400000, AU_NOR},
  72. {"data.img", 0xff900000, 0x00580000, AU_NOR},
  73. {"logo.img", 0xffe80000, 0x00100000, AU_NOR | AU_PROTECT},
  74. {"postinst.img", 0, 0, AU_SCRIPT},
  75. };
  76. int N_AU_IMAGES = (sizeof(au_image) / sizeof(au_image[0]));
  77. int board_revision(void)
  78. {
  79. unsigned long CPC0_CR0Reg;
  80. unsigned long value;
  81. /*
  82. * Get version of APC405 board from GPIO's
  83. */
  84. /* Setup GPIO pins (CS2/GPIO11, CS3/GPIO12 and CS4/GPIO13 as GPIO) */
  85. CPC0_CR0Reg = mfdcr(CPC0_CR0);
  86. mtdcr(CPC0_CR0, CPC0_CR0Reg | 0x03800000);
  87. out_be32((void*)GPIO0_ODR, in_be32((void*)GPIO0_ODR) & ~0x001c0000);
  88. out_be32((void*)GPIO0_TCR, in_be32((void*)GPIO0_TCR) & ~0x001c0000);
  89. /* wait some time before reading input */
  90. udelay(1000);
  91. /* get config bits */
  92. value = in_be32((void*)GPIO0_IR) & 0x001c0000;
  93. /*
  94. * Restore GPIO settings
  95. */
  96. mtdcr(CPC0_CR0, CPC0_CR0Reg);
  97. switch (value) {
  98. case 0x001c0000:
  99. /* CS2==1 && CS3==1 && CS4==1 -> version <= 1.2 */
  100. return 2;
  101. case 0x000c0000:
  102. /* CS2==0 && CS3==1 && CS4==1 -> version 1.3 */
  103. return 3;
  104. case 0x00180000:
  105. /* CS2==1 && CS3==1 && CS4==0 -> version 1.6 */
  106. return 6;
  107. case 0x00140000:
  108. /* CS2==1 && CS3==0 && CS4==1 -> version 1.8 */
  109. return 8;
  110. default:
  111. /* should not be reached! */
  112. return 0;
  113. }
  114. }
  115. int board_early_init_f (void)
  116. {
  117. /*
  118. * First pull fpga-prg pin low, to disable fpga logic
  119. */
  120. out_be32((void*)GPIO0_ODR, 0x00000000); /* no open drain pins */
  121. out_be32((void*)GPIO0_TCR, CONFIG_SYS_FPGA_PRG); /* setup for output */
  122. out_be32((void*)GPIO0_OR, 0); /* pull prg low */
  123. /*
  124. * IRQ 0-15 405GP internally generated; active high; level sensitive
  125. * IRQ 16 405GP internally generated; active low; level sensitive
  126. * IRQ 17-24 RESERVED
  127. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  128. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  129. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  130. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  131. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  132. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  133. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  134. */
  135. mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
  136. mtdcr(UIC0ER, 0x00000000); /* disable all ints */
  137. mtdcr(UIC0CR, 0x00000000); /* set all to be non-critical*/
  138. mtdcr(UIC0PR, 0xFFFFFF81); /* set int polarities */
  139. mtdcr(UIC0TR, 0x10000000); /* set int trigger levels */
  140. mtdcr(UIC0VCR, 0x00000001); /* set vect base=0 */
  141. mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
  142. /*
  143. * EBC Configuration Register: set ready timeout to 512 ebc-clks
  144. */
  145. mtebc(EBC0_CFG, 0xa8400000); /* ebc always driven */
  146. /*
  147. * New boards have a single 32MB flash connected to CS0
  148. * instead of two 16MB flashes on CS0+1.
  149. */
  150. if (board_revision() >= 8) {
  151. /* disable CS1 */
  152. mtebc(PB1AP, 0);
  153. mtebc(PB1CR, 0);
  154. /* resize CS0 to 32MB */
  155. mtebc(PB0AP, CONFIG_SYS_EBC_PB0AP_HWREV8);
  156. mtebc(PB0CR, CONFIG_SYS_EBC_PB0CR_HWREV8);
  157. }
  158. return 0;
  159. }
  160. int board_early_init_r(void)
  161. {
  162. if (gd->board_type >= 8)
  163. flash_banks = 1;
  164. return 0;
  165. }
  166. #define FUJI_BASE 0xf0100200
  167. #define LCDBL_PWM 0xa0
  168. #define LCDBL_PWMMIN 0xa4
  169. #define LCDBL_PWMMAX 0xa8
  170. int misc_init_r(void)
  171. {
  172. u16 *fpga_mode = (u16 *)(CONFIG_SYS_FPGA_BASE_ADDR + CONFIG_SYS_FPGA_CTRL);
  173. u16 *fpga_ctrl2 =(u16 *)(CONFIG_SYS_FPGA_BASE_ADDR + CONFIG_SYS_FPGA_CTRL2);
  174. u8 *duart0_mcr = (u8 *)(DUART0_BA + 4);
  175. u8 *duart1_mcr = (u8 *)(DUART1_BA + 4);
  176. unsigned char *dst;
  177. ulong len = sizeof(fpgadata);
  178. int status;
  179. int index;
  180. int i;
  181. unsigned long CPC0_CR0Reg;
  182. char *str;
  183. uchar *logo_addr;
  184. ulong logo_size;
  185. ushort minb, maxb;
  186. int result;
  187. /*
  188. * Setup GPIO pins (CS6+CS7 as GPIO)
  189. */
  190. CPC0_CR0Reg = mfdcr(CPC0_CR0);
  191. mtdcr(CPC0_CR0, CPC0_CR0Reg | 0x00300000);
  192. dst = malloc(CONFIG_SYS_FPGA_MAX_SIZE);
  193. if (gunzip(dst, CONFIG_SYS_FPGA_MAX_SIZE, (uchar *)fpgadata, &len) != 0) {
  194. printf("GUNZIP ERROR - must RESET board to recover\n");
  195. do_reset(NULL, 0, 0, NULL);
  196. }
  197. status = fpga_boot(dst, len);
  198. if (status != 0) {
  199. printf("\nFPGA: Booting failed ");
  200. switch (status) {
  201. case ERROR_FPGA_PRG_INIT_LOW:
  202. printf("(Timeout: "
  203. "INIT not low after asserting PROGRAM*)\n ");
  204. break;
  205. case ERROR_FPGA_PRG_INIT_HIGH:
  206. printf("(Timeout: "
  207. "INIT not high after deasserting PROGRAM*)\n ");
  208. break;
  209. case ERROR_FPGA_PRG_DONE:
  210. printf("(Timeout: "
  211. "DONE not high after programming FPGA)\n ");
  212. break;
  213. }
  214. /* display infos on fpgaimage */
  215. index = 15;
  216. for (i = 0; i < 4; i++) {
  217. len = dst[index];
  218. printf("FPGA: %s\n", &(dst[index+1]));
  219. index += len + 3;
  220. }
  221. putc('\n');
  222. /* delayed reboot */
  223. for (i = 20; i > 0; i--) {
  224. printf("Rebooting in %2d seconds \r",i);
  225. for (index = 0; index < 1000; index++)
  226. udelay(1000);
  227. }
  228. putc('\n');
  229. do_reset(NULL, 0, 0, NULL);
  230. }
  231. /* restore gpio/cs settings */
  232. mtdcr(CPC0_CR0, CPC0_CR0Reg);
  233. puts("FPGA: ");
  234. /* display infos on fpgaimage */
  235. index = 15;
  236. for (i = 0; i < 4; i++) {
  237. len = dst[index];
  238. printf("%s ", &(dst[index + 1]));
  239. index += len + 3;
  240. }
  241. putc('\n');
  242. free(dst);
  243. /*
  244. * Reset FPGA via FPGA_DATA pin
  245. */
  246. SET_FPGA(FPGA_PRG | FPGA_CLK);
  247. udelay(1000); /* wait 1ms */
  248. SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);
  249. udelay(1000); /* wait 1ms */
  250. /*
  251. * Write board revision in FPGA
  252. */
  253. out_be16(fpga_ctrl2,
  254. (in_be16(fpga_ctrl2) & 0xfff0) | (gd->board_type & 0x000f));
  255. /*
  256. * Enable power on PS/2 interface (with reset)
  257. */
  258. out_be16(fpga_mode, in_be16(fpga_mode) | CONFIG_SYS_FPGA_CTRL_PS2_RESET);
  259. for (i=0;i<100;i++)
  260. udelay(1000);
  261. udelay(1000);
  262. out_be16(fpga_mode, in_be16(fpga_mode) & ~CONFIG_SYS_FPGA_CTRL_PS2_RESET);
  263. /*
  264. * Enable interrupts in exar duart mcr[3]
  265. */
  266. out_8(duart0_mcr, 0x08);
  267. out_8(duart1_mcr, 0x08);
  268. /*
  269. * Init lcd interface and display logo
  270. */
  271. str = getenv("splashimage");
  272. if (str) {
  273. logo_addr = (uchar *)simple_strtoul(str, NULL, 16);
  274. logo_size = CONFIG_SYS_VIDEO_LOGO_MAX_SIZE;
  275. } else {
  276. logo_addr = logo_bmp;
  277. logo_size = sizeof(logo_bmp);
  278. }
  279. if (gd->board_type >= 6) {
  280. result = lcd_init((uchar *)CONFIG_SYS_LCD_BIG_REG,
  281. (uchar *)CONFIG_SYS_LCD_BIG_MEM,
  282. regs_13505_640_480_16bpp,
  283. sizeof(regs_13505_640_480_16bpp) /
  284. sizeof(regs_13505_640_480_16bpp[0]),
  285. logo_addr, logo_size);
  286. if (result && str) {
  287. /* retry with internal image */
  288. logo_addr = logo_bmp;
  289. logo_size = sizeof(logo_bmp);
  290. lcd_init((uchar *)CONFIG_SYS_LCD_BIG_REG,
  291. (uchar *)CONFIG_SYS_LCD_BIG_MEM,
  292. regs_13505_640_480_16bpp,
  293. sizeof(regs_13505_640_480_16bpp) /
  294. sizeof(regs_13505_640_480_16bpp[0]),
  295. logo_addr, logo_size);
  296. }
  297. } else {
  298. result = lcd_init((uchar *)CONFIG_SYS_LCD_BIG_REG,
  299. (uchar *)CONFIG_SYS_LCD_BIG_MEM,
  300. regs_13806_640_480_16bpp,
  301. sizeof(regs_13806_640_480_16bpp) /
  302. sizeof(regs_13806_640_480_16bpp[0]),
  303. logo_addr, logo_size);
  304. if (result && str) {
  305. /* retry with internal image */
  306. logo_addr = logo_bmp;
  307. logo_size = sizeof(logo_bmp);
  308. lcd_init((uchar *)CONFIG_SYS_LCD_BIG_REG,
  309. (uchar *)CONFIG_SYS_LCD_BIG_MEM,
  310. regs_13806_640_480_16bpp,
  311. sizeof(regs_13806_640_480_16bpp) /
  312. sizeof(regs_13806_640_480_16bpp[0]),
  313. logo_addr, logo_size);
  314. }
  315. }
  316. /*
  317. * Reset microcontroller and setup backlight PWM controller
  318. */
  319. out_be16(fpga_mode, in_be16(fpga_mode) | 0x0014);
  320. for (i=0;i<10;i++)
  321. udelay(1000);
  322. out_be16(fpga_mode, in_be16(fpga_mode) | 0x001c);
  323. minb = 0;
  324. maxb = 0xff;
  325. str = getenv("lcdbl");
  326. if (str) {
  327. minb = (ushort)simple_strtoul(str, &str, 16) & 0x00ff;
  328. if (str && (*str=',')) {
  329. str++;
  330. maxb = (ushort)simple_strtoul(str, NULL, 16) & 0x00ff;
  331. } else
  332. minb = 0;
  333. out_be16((u16 *)(FUJI_BASE + LCDBL_PWMMIN), minb);
  334. out_be16((u16 *)(FUJI_BASE + LCDBL_PWMMAX), maxb);
  335. printf("LCDBL: min=0x%02x, max=0x%02x\n", minb, maxb);
  336. }
  337. out_be16((u16 *)(FUJI_BASE + LCDBL_PWM), 0xff);
  338. /*
  339. * fix environment for field updated units
  340. */
  341. if (getenv("altbootcmd") == NULL) {
  342. setenv("usb_load", CONFIG_SYS_USB_LOAD_COMMAND);
  343. setenv("usbargs", CONFIG_SYS_USB_ARGS);
  344. setenv("bootcmd", CONFIG_BOOTCOMMAND);
  345. setenv("usb_self", CONFIG_SYS_USB_SELF_COMMAND);
  346. setenv("bootlimit", CONFIG_SYS_BOOTLIMIT);
  347. setenv("altbootcmd", CONFIG_SYS_ALT_BOOTCOMMAND);
  348. saveenv();
  349. }
  350. return (0);
  351. }
  352. /*
  353. * Check Board Identity:
  354. */
  355. int checkboard (void)
  356. {
  357. char str[64];
  358. int i = getenv_f("serial#", str, sizeof(str));
  359. puts ("Board: ");
  360. if (i == -1) {
  361. puts ("### No HW ID - assuming APC405");
  362. } else {
  363. puts(str);
  364. }
  365. gd->board_type = board_revision();
  366. printf(", Rev. 1.%ld\n", gd->board_type);
  367. return 0;
  368. }
  369. #ifdef CONFIG_IDE_RESET
  370. void ide_set_reset(int on)
  371. {
  372. u16 *fpga_mode = (u16 *)(CONFIG_SYS_FPGA_BASE_ADDR + CONFIG_SYS_FPGA_CTRL);
  373. /*
  374. * Assert or deassert CompactFlash Reset Pin
  375. */
  376. if (on) {
  377. out_be16(fpga_mode,
  378. in_be16(fpga_mode) & ~CONFIG_SYS_FPGA_CTRL_CF_RESET);
  379. } else {
  380. out_be16(fpga_mode,
  381. in_be16(fpga_mode) | CONFIG_SYS_FPGA_CTRL_CF_RESET);
  382. }
  383. }
  384. #endif /* CONFIG_IDE_RESET */
  385. void reset_phy(void)
  386. {
  387. /*
  388. * Disable sleep mode in LXT971
  389. */
  390. lxt971_no_sleep();
  391. }
  392. #if defined(CONFIG_USB_OHCI_NEW) && defined(CONFIG_SYS_USB_OHCI_BOARD_INIT)
  393. int usb_board_init(void)
  394. {
  395. return 0;
  396. }
  397. int usb_board_stop(void)
  398. {
  399. unsigned short tmp;
  400. int i;
  401. /*
  402. * reset PCI bus
  403. * This is required to make some very old Linux OHCI driver
  404. * work after U-Boot has used the OHCI controller.
  405. */
  406. pci_read_config_word(PCIDEVID_405GP, PCIBRDGOPT2, &tmp);
  407. pci_write_config_word(PCIDEVID_405GP, PCIBRDGOPT2, (tmp | 0x1000));
  408. for (i = 0; i < 100; i++)
  409. udelay(1000);
  410. pci_write_config_word(PCIDEVID_405GP, PCIBRDGOPT2, tmp);
  411. return 0;
  412. }
  413. int usb_board_init_fail(void)
  414. {
  415. usb_board_stop();
  416. return 0;
  417. }
  418. #endif /* defined(CONFIG_USB_OHCI) && defined(CONFIG_SYS_USB_OHCI_BOARD_INIT) */